English
Language : 

TMS320C6424ZDU7 Datasheet, PDF (55/247 Pages) Texas Instruments – TMS320C6424 Fixed-Point Digital Signal Processor
TMS320C6424
www.ti.com
SPRS347D – MARCH 2007 – REVISED DECEMBER 2009
Table 2-23. PWM0, PWM1, and PWM2 Terminal Functions
SIGNAL
NAME
ZWT
NO.
CLKOUT0/PWM2/
GP[84]
M1
GP[4]/PWM1
F3
URTS0/PWM0/
GP[88]
L3
ZDU
NO.
R1
F3
M3
TYPE (1)
I/O/Z
I/O/Z
I/O/Z
OTHER (2) (3)
DESCRIPTION
IPD
DVDD33
IPD
DVDD33
IPU
DVDD33
PWM2
This pin is multiplexed between the System Clock generator (PLL1),
PWM2, and GPIO.
For PWM2, this pin is output PWM2.
PWM1
This pin is multiplexed between GPIO and PWM1.
For PWM1, this pin is output PWM1.
PWM0
This pin is multiplexed between the UART0 (Flow Control), PWM0,
and GPIO.
For PWM0, this pin is output PWM0.
(1) I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal
(2) IPD = Internal pulldown, IPU = Internal pullup. For more detailed information on pullup/pulldown resistors and situations where external
pullup/pulldown resistors are required, see Section 3.9.1 , Pullup/Pulldown Resistors.
(3) Specifies the operating I/O supply voltage for each signal
Copyright © 2007–2009, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): TMS320C6424
Device Overview
55