English
Language : 

DS90C032_16 Datasheet, PDF (5/18 Pages) Texas Instruments – Quad CMOS Differential Line Receiver
DS90C032
www.ti.com
SNLS094D – JUNE 1998 – REVISED APRIL 2013
Switching Characteristics
VCC = +5.0V ± 10%, TA = −40°C to +85°C, DS90C032T(1)(2)(3)(4)(5)
Symbol
Parameter
Conditions
Min Typ Max Units
tPHLD
tPLHD
tSKD
tSK1
tSK2
tTLH
tTHL
tPHZ
tPLZ
tPZH
tPZL
Differential Propagation Delay High to Low
Differential Propagation Delay Low to High
Differential Skew |tPHLD − tPLHD|
Channel-to-Channel Skew (3)
Chip to Chip Skew (4)
Rise Time
Fall Time
Disable Time High to Z
Disable Time Low to Z
Enable Time Z to High
Enable Time Z to Low
CL = 5 pF,
1.0 3.40 6.0 ns
VID = 200 mV,
See Figure 2 and Figure 3
1.0 3.48 6.0
ns
0 0.08 1.2 ns
0
0.6 1.5 ns
5.0 ns
0.5 2.5 ns
0.5 2.5 ns
RL = 2 kΩ,
CL = 10 pF,
See Figure 4 and Figure 5
10
20
ns
10
20
ns
4
15
ns
4
15
ns
(1) All typical values are given for: VCC = +5.0V, TA = +25°C.
(2) Generator waveform for all tests unless otherwise specified: f = 1 MHz, ZO = 50Ω, tr and tf (0%–100%) ≤ 1 ns for RIN and tr and tf ≤ 6 ns
for EN or EN*.
(3) Channel-to-Channel Skew is defined as the difference between the propagation delay of one channel and that of the others on the same
chip with an event on the inputs.
(4) Chip to Chip Skew is defined as the difference between the minimum and maximum specified differential propagation delays.
(5) CL includes probe and jig capacitance.
Switching Characteristics
VCC = +5.0V ± 10%, TA = −55°C to +125°C, DS90C032E(1)(2)(3)(4)(5)(6)
Symbol
Parameter
Conditions
tPHLD
tPLHD
tSKD
tSK1
tSK2
tPHZ
tPLZ
tPZH
tPZL
Differential Propagation Delay High to Low
Differential Propagation Delay Low to High
Differential Skew |tPHLD − tPLHD|
Channel-to-Channel Skew (3)
Chip to Chip Skew (4)
Disable Time High to Z
Disable Time Low to Z
Enable Time Z to High
Enable Time Z to Low
CL = 20 pF,
VID = 200 mV,
See Figure 2 and Figure 3
RL = 2 kΩ,
CL = 10 pF,
See Figure 4 and Figure 5
Min Typ Max Units
1.0 3.40 8.0 ns
1.0 3.48 8.0 ns
0 0.08 3.0 ns
0
0.6 3.0 ns
7.0 ns
10
20
ns
10
20
ns
4
20
ns
4
20
ns
(1) All typical values are given for: VCC = +5.0V, TA = +25°C.
(2) Generator waveform for all tests unless otherwise specified: f = 1 MHz, ZO = 50Ω, tr and tf (0%–100%) ≤ 1 ns for RIN and tr and tf ≤ 6 ns
for EN or EN*.
(3) Channel-to-Channel Skew is defined as the difference between the propagation delay of one channel and that of the others on the same
chip with an event on the inputs.
(4) Chip to Chip Skew is defined as the difference between the minimum and maximum specified differential propagation delays.
(5) CL includes probe and jig capacitance.
(6) For DS90C032E propagation delay measurements are from 0V on the input waveform to the 50% point on the output (ROUT).
Copyright © 1998–2013, Texas Instruments Incorporated
Product Folder Links: DS90C032
Submit Documentation Feedback
5