English
Language : 

THS1009 Datasheet, PDF (24/31 Pages) Texas Instruments – 10-BIT, 2 ANALOG INPUT, 8 MSPS, SIMULTANEOUS SAMPLING ANALOG-TO-DIGITAL CONVERTER
THS1009
SLAS287A – AUGUST 2000 – REVISED DECEMBER 2002
www.ti.com
Read Timing (using R/W, CS0-controlled)
Figure 31 shows the read-timing behavior when the WR(R/W) input is programmed as a combined read-write input
R/W. The RD input has to be tied to high-level in this configuration. This timing is called CS0-controlled because CS0
is the last external signal of CS0, CS1, and R/W which becomes valid. The reading of the data should be done with
a certain timing relative to the conversion clock CONV_CLK, as illustrated in Figure 31.
tsu(CONV_CLKL–CSOL)
tsu(CSOH–CONV_CLKL)
CONV_CLK
10%
10%
tw(CS)
90%
CS0
10%
10%
CS1
ÓÓÓÓÓÓ R/W
90%
RD
D(0–11)
tsu(R/W)
ta
90%
ÔÔÔÔÔÔÔÔ th(R/W)
90%
th
90%
Figure 31. Read Timing Diagram Using R/W (CS0-controlled)
Read Timing Parameter (CS0-controlled)
PARAMETER
tsu(CONV_CLKL–CSOL)
tsu(CSOH–CONV_CLKL)
tsu(R/W)
ta
th
th(R/W)
tw(CS)
Setup time, CONV_CLK low before CS valid
Setup time, CS invalid to CONV_CLK low
Setup time, R/W high to last CS valid
Access time, last CS valid to data valid
Hold time, first CS invalid to data invalid
Hold time, first external CS invalid to R/W change
Pulse duration, CS active
MIN TYP MAX UNIT
10
ns
20
ns
0
ns
0
10 ns
0
5 ns
5
ns
10
ns
24