English
Language : 

TIBPAL20L8-10C Datasheet, PDF (13/24 Pages) Texas Instruments – HIGH-PERFORMANCE IMPACT-X PAL CIRCUITS
TIBPAL20L8-10C, TIBPAL20R4-10C, TIBPAL20R6-10C, TIBPAL20R8-10C
HIGH-PERFORMANCE IMPACT-X ™ PAL® CIRCUITS
SRPS008A – D3336, OCTOBER 1989 – REVISED MARCH 1992
fmax SPECIFICATIONS
fmax without feedback, see Figure 3
In this mode, data is presented at the input to the flip-flop and clocked through to the Q output with no feedback.
Under this condition, the clock period is limited by the sum of the data setup time and the data hold time (tsu + th).
However, the minimum fmax is determined by the minimum clock period (tw high + tw low).
+ ) ) Thus, fmax without feedback
1
(twhigh
twlow) or (tsu 1
th).
CLK
LOGIC
ARRAY
C1
1D
tsu + th
or
tw high + tw low
Figure 3. fmax Without Feedback
fmax with internal feedback, see Figure 4
This configuration is most popular in counters and on-chip state-machine designs. The flip-flop inputs are
defined by the device inputs and flip-flop outputs. Under this condition, the period is limited by the internal delay
from the flip-flop outputs through the internal feedback and logic array to the inputs of the next flip-flop.
+ ) * * Thus, fmax with internal feedback
(tsu
1
tpd CLK to FB).
Where tpd CLK-to-FB is the deduced value of the delay from CLK to the input of the logic array.
CLK
LOGIC
ARRAY
C1
1D
tsu
tpd CLK - to - FB
Figure 4. fmax With Internal Feedback
• POST OFFICE BOX 655303 DALLAS, TEXAS 75265
13