English
Language : 

ICX282AKF Datasheet, PDF (4/48 Pages) Sony Corporation – Diagonal 11mm (Type 2/3) Frame Readout CCD Image Sensor with Square Pixel for Color Cameras
ICX282AKF
Bias Conditions
Item
Symbol
Min.
Typ.
Max.
Unit Remarks
Supply voltage
Protective transistor bias
Substrate clock
Reset gate clock
VDD
VL
φSUB
φRG
14.55
15.0
∗1
∗2
∗2
15.45
V
∗1 VL setting is the VVL voltage of the vertical clock waveform, or the same voltage as the VL power supply
for the V driver should be used.
∗2 Do not apply a DC bias to the substrate clock and reset gate clock pins, because a DC bias is generated
within the CCD.
DC Characteristics
Item
Supply current
Symbol
Min.
IDD
4.0
Typ.
Max.
Unit Remarks
7.0
10.0
mA
Clock Voltage Conditions
Item
Readout clock voltage
Vertical transfer clock
voltage
Horizontal transfer
clock voltage
Reset gate clock
voltage
Substrate clock voltage
Symbol Min.
VVT
14.55
VVH1, VVH2
–0.05
VVH3, VVH4
–0.2
VVL1, VVL2,
VVL3, VVL4
–8.0
VφV
6.8
VVH3 – VVH –0.25
VVH4 – VVH –0.25
VVHH
VVHL
VVLH
VVLL
VφH
3.0
VHL
–0.05
VCR
0.5
VφRG
3.0
VRGLH – VRGLL
VRGL – VRGLm
VφSUB
21.5
Typ.
15.0
0
0
–7.5
7.5
3.3
0
1.65
3.3
22.5
Max.
Unit
Waveform
diagram
Remarks
15.45 V 1
0.05 V
2
VVH = (VVH1 + VVH2)/2
0.05 V 2
–7.0 V
2
VVL = (VVL3 + VVL4)/2
8.05 V
0.1 V
0.1 V
0.6 V
0.9 V
0.9 V
0.5 V
3.6 V
0.05 V
V
3.6 V
0.4 V
0.5 V
23.5 V
2
VφV = VVHn – VVLn (n = 1 to 4)
2
2
2 High-level coupling
2 High-level coupling
2 Low-level coupling
2 Low-level coupling
3
3
3 Cross-point voltage
4
4 Low-level coupling
4 Low-level coupling
5
–4–