English
Language : 

SI8460 Datasheet, PDF (7/36 Pages) Silicon Laboratories – LOW POWER SIX-CHANNEL DIGITAL ISOLATOR
Si8460/61/62/63
Table 3. Electrical Characteristics (Continued)
(VDD1 = 5 V±10%, VDD2 = 5 V±10%, TA = –40 to 125 °C; applies to narrow-body SOIC package)
Parameter
Symbol Test Condition
Min
Typ
Max Unit
100 Mbps Supply Current (All inputs = 50 MHz square wave, CI = 15 pF on all outputs)
Si8460Bx
VDD1
VDD2
—
5.0
7.5
mA
—
28.8
36
Si8461Bx
VDD1
—
9.0
11.3
VDD2
Si8462Bx
d VDD1
VDD2
e Si8463Bx
d VDD1
VDD2
en ns Si846xAx
Maximum Data Rate
m ig Minimum Pulse Width
m s Propagation Delay
o e Pulse Width Distortion
|tPLH - tPHL|
c D Propagation Delay Skew2
Channel-Channel Skew
e w Si846xBx
R Maximum Data Rate
t e Minimum Pulse Width
o N Propagation Delay
Pulse Width Distortion
N r |tPLH - tPHL|
fo Propagation Delay Skew2
—
—
—
—
—
Timing Characteristics
0
—
tPHL, tPLH See Figure 1
—
PWD
See Figure 1
—
tPSK(P-P)
—
tPSK
—
0
—
tPHL, tPLH See Figure 1
3.0
PWD
See Figure 1
—
tPSK(P-P)
—
25
13.3
20.8
17.2
17.2
—
—
—
—
—
—
—
—
6.0
1.5
2.0
30
16.6
26
21.5
21.5
1.0
250
35
25
40
35
150
6.0
9.5
2.5
3.0
mA
mA
mA
Mbps
ns
ns
ns
ns
ns
Mbps
ns
ns
ns
ns
Channel-Channel Skew
tPSK
—
0.5
1.8
ns
Notes:
1. The nominal output impedance of an isolator driver channel is approximately 85 , ±40%, which is a combination of
the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads
where transmission line effects will be a factor, output pins should be appropriately terminated with controlled
impedance PCB traces.
2. tPSK(P-P) is the magnitude of the difference in propagation delay times measured between different units operating at
the same supply voltages, load, and ambient temperature.
3. Start-up time is the time period from the application of power to valid data at the output.
Rev. 1.5
7