English
Language : 

HYS64T16000HU Datasheet, PDF (32/73 Pages) Qimonda AG – 240-Pin Unbuffered DDR2 SDRAM Modules
Internet Data Sheet
3.3.3
HYS[64/72]T[16/32/64]0xxHU–[2.5/../5]–A
Unbuffered DDR2 SDRAM Modules
ODT AC Electrical Characteristics
• Table 20 “ODT AC Character. and Operating Conditions for DDR2-667 & DDR2-800” on Page 32
• Table 21 “ODT AC Character. and Operating Conditions for DDR2-533 & DDR2-400” on Page 33
Symbol
TABLE 20
ODT AC Character. and Operating Conditions for DDR2-667 & DDR2-800
Parameter / Condition
Values
Unit
Note
Min.
Max.
tAOND
ODT turn-on delay
2
2
nCK
1)
tAON
ODT turn-on
tAC.MIN
tAC.MAX + 0.7 ns
ns
1)2)
tAONPD
ODT turn-on (Power-Down Modes)
tAC.MIN + 2 ns 2 tCK + tAC.MAX + 1 ns
ns
1)
tAOFD
ODT turn-off delay
2.5
2.5
nCK
1)
tAOF
ODT turn-off
tAC.MIN
tAC.MAX + 0.6 ns
ns
1)3)
tAOFPD
ODT turn-off (Power-Down Modes)
tAC.MIN + 2 ns 2.5 tCK + tAC.MAX + 1 ns ns
1)
tANPD
ODT to Power Down Mode Entry Latency
3
—
nCK
1)
tAXPD
ODT Power Down Exit Latency
8
—
nCK
1)
1) New units, 'tCK.AVG' and 'nCK', are introduced in DDR2-667 and DDR2-800. Unit 'tCK.AVG' represents the actual tCK.AVG of the input clock
under operation. Unit 'nCK' represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2-400 and
DDR2-533, 'tCK' is used for both concepts. Example: tXP = 2 [nCK] means; if Power Down exit is registered at Tm, an Active command may
be registered at Tm + 2, even if (Tm + 2 - Tm) is 2 × tCK.AVG+ tEPR.2PER(MIN).
2) ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when
the ODT resistance is fully on. Both are measured from tAOND, which is interpreted differently per speed bin. For DDR2-667/800, tAOND is
2 clock cycles after the clock edge that registered a first ODT HIGH counting the actual input clock edges.
3) ODT turn off time min. is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance.
Both are measured from tAOFD. Both are measured from tAOFD, which is interpreted differently per speed bin. For DDR2-667/800,if tCK.AVG =
3 ns is assumed, tAOFD= 1.5 ns (0.5 × 3 ns) after the second trailing clock edge counting from the clock edge that registered a first ODT
LOW and by counting the actual input clock edge.
Rev. 1.41, 2006-11
32
03062006-0GN5-WTPW