English
Language : 

HYS72T32000HP Datasheet, PDF (25/53 Pages) Qimonda AG – 240-Pin Registered DDR2 SDRAM Modules
Internet Data Sheet
HYS72T[32/64]xxxHP–[3S/3.7]–A
Registered DDR2 SDRAM Modules
Parameter
Symbol
DDR2–533
Min.
Max.
Unit
Note1)2)3)4)5)
6)7)
Data hold skew factor
Average periodic refresh Interval
tQHS
—
tREFI
—
—
Auto-Refresh to Active/Auto-Refresh
tRFC
75
command period
400
ps
7.8
µs
14)15)
3.9
µs
16)21)
—
ns
17)
Auto-Refresh to Active/Auto-Refresh
tRFC
105
command period
—
ns
18)
Auto-Refresh to Active/Auto-Refresh
tRFC
127.5
—
command period
ns
19)
Auto-Refresh to Active/Auto-Refresh
tRFC
197.5
—
command period
ns
20)
Precharge-All (4 banks) command period
Precharge-All (8 banks) command period
Read preamble
Read postamble
Active bank A to Active bank B command
period
tRP
tRP
tRPRE
tRPST
tRRD
tRP + 1tCK
15 + 1tCK
0.9
0.40
7.5
10
—
—
1.1
0.60
—
—
ns
ns
tCK
14)
tCK
14)
ns
14)21)
ns
16)23)
Internal Read to Precharge command delay
Write preamble
Write postamble
Write recovery time for write without Auto-
Precharge
tRTP
tWPRE
tWPST
tWR
7.5
—
0.25 x tCK
0.40
—
0.60
15
—
ns
tCK
tCK
22)
ns
Write recovery time for write with Auto-
WR
Precharge
tWR/tCK
tCK
23)
Internal Write to Read command delay
tWTR
7.5
Exit power down to any valid command
tXARD
2
(other than NOP or Deselect)
—
ns
24)
—
tCK
25)
Exit active power-down mode to Read
tXARDS
6 – AL
—
command (slow exit, lower power)
tCK
25)
Exit precharge power-down to any valid
tXP
2
command (other than NOP or Deselect)
—
tCK
Exit Self-Refresh to non-Read command
tXSNR
tRFC +10
—
ns
Exit Self-Refresh to Read command
tXSRD
200
—
tCK
1) For details and notes see the relevant QIMONDA component data sheet
2) VDDQ = 1.8 V ± 0.1 V; VDD = 1.8 V ±0.1 V. See notes 5)6)7)8)
3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down
and then restarted through the specified initialization sequence before normal operation can continue.
4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.
5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS/ RDQS,
input reference level is the crosspoint when in differential strobe mode.
6) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.
7) The output timing reference voltage level is VTT.
Rev. 1.01, 2006-09
25
03292006-ZZHP-PR83