English
Language : 

PL580-68 Datasheet, PDF (8/10 Pages) PhaseLink Corporation – 320-640MHz Low Phase Noise VCXO
LAYOUT RECOMMENDATIONS
(Preliminary) PL580-68/69
320-640MHz Low Phase Noise VCXO
PCB LAYOUT CONSIDERATIONS FOR PERFORMANCE OPTIMIZATION
The following guidelines are to assist you with a performance optimized PCB design:
- Keep all the PCB traces to PL580 as short as
possible, as well as keeping all other traces as
far away from it as possible.
- Place the crystal as close as possible to both
crystal pins of the device. This will reduce the
cross-talk between the crystal and the other
signals.
- Separate crystal pin traces from the other signals
on the PCB, but allow ample distance between
the two crystal pin traces.
- Place a 0.01µF~0.1µF decoupling capacitor
between VDD and GND, on the component side
of the PCB, close to the VDD pin. It is not
recommended to place this component on the
backside of the PCB. Going through vias will
reduce the signal integrity, causing additional
jitter and phase noise.
- It is highly recommended to keep the VDD and
GND traces as short as possible.
- Please contact PhaseLink for the application note
on how to design outputs driving long traces or
the Gerber files for the PL580 layout.
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 11/28/05 Page 8