English
Language : 

PAS005B Datasheet, PDF (35/41 Pages) Pixart Imaging Inc. – SXGA Color/Mono Digital CMOS Image Sensor
PixArt Imaging Inc.
PAS005B
CMOS Image Sensor IC
SDA
SCL
DATA
STABLE
DATA
CHANGE
ALLOWED
Fig 5.2 Valid Data
5.2 Data Transfer Format
5.2.1 Master transmits data to slave (write cycle)
ƒ S : Start
ƒ A : Acknowledge by slave
ƒ P : Stop
ƒ RW : The LSB of 1ST byte to decide whether current cycle is read or write cycle.
RW=1 read cycle, RW=0 write cycle.
ƒ SUBADDRESS : The address values of PAS005B internal control registers
(Please refer to PAS005B register description)
1ST BYTE
S
SLAVE ID (7 BIT)
RW A
2ND BYTE
SUBADDRESS (8 BIT)
n BYTEs + A
A DATA A DATA
A
P
MSB
LSB=0
During write cycle, the master generates start condition and then places the 1st byte data that are combined
slave address (7 bits) with a read/write control bit to SDA line. After slave(PAS005B) issues acknowledgment,
the master places 2nd byte (sub-address) data on SDA line. Again follow the PAS005B acknowledgment, the
master places the 8 bits data on SDA line and transmit to PAS005B control register (address was assigned by
2nd byte). After PAS005B issue acknowledgment, the master can generate a stop condition to end of this write
cycle. In the condition of multi-byte write, the PAS005B sub-address is automatically increment after each
DATA byte transferred. The data and A cycles is repeat until last byte write. Every control registers value
inside PAS005B can be programming via this way. (Please refer to Fig 5.3.)
All rights strictly reserved any portion in this paper shall not be reproduced, copied or transformed to any other forms without permission.
PixArt Imaging Inc.
E-mail: fae_service@pixart.com.tw