English
Language : 

74F5074 Datasheet, PDF (7/12 Pages) NXP Semiconductors – Synchronizing dual D-type flip-flop/clock driver
Philips Semiconductors
Synchronizing dual D-type flip-flop/clock driver
Product specification
74F5074
AC ELECTRICAL CHARACTERISTICS
SYMBOL
PARAMETER
TEST
CONDITION
LIMITS
Tamb = +25°C
VCC = +5.0V
CL = 50pF,
RL = 500Ω
Tamb = 0°C to +70°C
VCC = +5.0V ± 10%
CL = 50pF,
RL = 500Ω
MIN TYP MAX
MIN
MAX
fmax
Maximum clock frequency
Waveform 1
105 120
90
tPLH
Propagation delay
tPHL
CPn to Qn or Qn
Waveform 1
2.0
3.9
6.0
2.0
3.9
6.0
1.5
2.0
6.5
6.5
tPLH
Propagation delay
tPHL
SDn, RDn to Qn or Qn
Waveform 2
3.0
4.5
7.5
3.0
5.0
7.5
2.5
2.5
8.0
8.0
tsk(o)
Output skew1,2
Waveform 4
1.5
1.5
NOTES:
1. |tPN actual – tPM actual| for any output compared to any other output where N and M are either LH or HL.
2. Skew times are valid only under same test conditions (temperature, VCC, loading, etc.,).
UNIT
ns
ns
ns
ns
AC SETUP REQUIREMENTS
SYMBOL
PARAMETER
tsu (H)
tsu(L)
th (H)
th (L)
tw (H)
tw (L)
tw (L)
trec
Setup time, high or low
Dn to CPn
Hold time, high or low
Dn to CPn
CPn pulse width,
high or low
SDn or RDn pulse width, low
Recovery time
SDn or RDn to CPn
TEST
CONDITION
Waveform 1
Waveform 1
Waveform 1
Waveform 2
Waveform 3
LIMITS
Tamb = +25°C
VCC = +5.0V
CL = 50pF,
RL = 500Ω
Tamb = 0°C to +70°C
VCC = +5.0V ± 10%
CL = 50pF,
RL = 500Ω
MIN TYP MAX
MIN
MAX
1.5
2.0
1.5
2.0
1.0
1.5
1.0
1.5
3.0
3.0
4.0
4.5
3.0
4.0
3.0
3.5
UNIT
ns
ns
ns
ns
ns
September 14, 1990
7