English
Language : 

PSMN005-25D Datasheet, PDF (4/9 Pages) NXP Semiconductors – N-channel logic level TrenchMOS transistor
Philips Semiconductors
N-channel logic level TrenchMOS™ transistor
Product specification
PSMN005-25D
Normalised Power Derating, PD (%)
100
90
80
70
60
50
40
30
20
10
0
0
25
50
75
100
125
150
175
Mounting Base temperature, Tmb (C)
Fig.1. Normalised power dissipation.
PD% = 100⋅PD/PD 25 ˚C = f(Tmb)
Normalised Current Derating, ID (%)
100
90
80
70
60
50
40
30
20
10
0
0
25
50
75
100 125 150 175
Mounting Base temperature, Tmb (C)
Fig.2. Normalised continuous drain current.
ID% = 100⋅ID/ID 25 ˚C = f(Tmb); conditions: VGS ≥ 5 V
1000 Peak Pulsed Drain Current, IDM (A)
RDS(on) = VDS/ ID
100
10
D.C.
tp = 10 us
100 us
1 ms
10 ms
100 ms
1
1
10
100
Drain-Source Voltage, VDS (V)
Fig.3. Safe operating area. Tmb = 25 ˚C
ID & IDM = f(VDS); IDM single pulse; parameter tp
10 Transient thermal impedance, Zth j-mb (K/W)
1 D = 0.5
0.2
0.1
0.1
0.05
0.02
0.01
single pulse
0.001
1E-06
1E-05
PD tp D = tp/T
T
1E-04 1E-03 1E-02
Pulse width, tp (s)
1E-01
1E+00
Fig.4. Transient thermal impedance.
Zth j-mb = f(t); parameter D = tp/T
50 Drain Current, ID (A)
10V 3 V
VGS = 2.8 V
45
40 5 V
Tj = 25 C
2.6 V
35
30
25
2.4 V
20
15
2.2 V
10
2V
5
0
0 0.2 0.4 0.6 0.8 1 1.2 1.4 1.6 1.8 2
Drain-Source Voltage, VDS (V)
Fig.5. Typical output characteristics, Tj = 25 ˚C.
ID = f(VDS)
Drain-Source On Resistance, RDS(on) (Ohms)
0.03
2.2 V
2.4 V
2.6 V
0.025
Tj = 25 C
0.02
0.015
0.01
0.005
2.8 V
3V
5V
VGS = 10V
0
0 5 10 15 20 25 30 35 40 45 50
Drain Current, ID (A)
Fig.6. Typical on-state resistance, Tj = 25 ˚C.
RDS(ON) = f(ID)
October 1999
4
Rev 1.100