|
74HC4053D-T Datasheet, PDF (1/32 Pages) NXP Semiconductors – Triple 2-channel analog multiplexer/demultiplexer | |||
|
74HC4053; 74HCT4053
Triple 2-channel analog multiplexer/demultiplexer
Rev. 8 â 19 July 2012
Product data sheet
1. General description
The 74HC4053; 74HCT4053 is a high-speed Si-gate CMOS device and is pin compatible
with the HEF4053B. It is specified in compliance with JEDEC standard no. 7A.
The 74HC4053; 74HCT4053 is triple 2-channel analog multiplexer/demultiplexer with a
common enable input (E). Each multiplexer/demultiplexer has two independent
inputs/outputs (nY0 and nY1), a common input/output (nZ) and three digital select
inputs (Sn). With E LOW, one of the two switches is selected (low-impedance ON-state)
by S1 to S3. With E HIGH, all switches are in the high-impedance OFF-state, independent
of S1 to S3.
VCC and GND are the supply voltage pins for the digital control inputs (S0 to S2, and E).
The VCC to GND ranges are 2.0 V to 10.0 V for 74HC4053 and 4.5 V to 5.5 V for
74HCT4053. The analog inputs/outputs (nY0 to nY1, and nZ) can swing between VCC as
a positive limit and VEE as a negative limit. VCC ï VEE may not exceed 10.0 V.
For operation as a digital multiplexer/demultiplexer, VEE is connected to GND (typically
ground).
2. Features and benefits
ï® Wide analog input voltage range from ï5 V to +5 V
ï® Low ON resistance:
ïµ 80 ï (typical) at VCC ï VEE = 4.5 V
ïµ 70 ï (typical) at VCC ï VEE = 6.0 V
ïµ 60 ï (typical) at VCC ï VEE = 9.0 V
ï® Logic level translation: to enable 5 V logic to communicate with ï±5 V analog signals
ï® Typical âbreak before makeâ built-in
ï® ESD protection:
ïµ HBM JESD22-A114F exceeds 2000 V
ïµ MM JESD22-A115-A exceeds 200 V
ïµ CDM JESD22-C101E exceeds 1000 V
ï® Multiple package options
ï® Specified from ï40 ï°C to +85 ï°C and ï40 ï°C to +125 ï°C
|
▷ |