English
Language : 

MC74VHC1GT04_16 Datasheet, PDF (1/6 Pages) ON Semiconductor – Inverting Buffer / CMOS Logic Level Shifter
MC74VHC1GT04
Inverting Buffer /
CMOS Logic Level Shifter
LSTTL−Compatible Inputs
The MC74VHC1GT04 is a single gate inverting buffer fabricated
with silicon gate CMOS technology. It achieves high speed operation
similar to equivalent Bipolar Schottky TTL while maintaining CMOS
low power dissipation.
The internal circuit is composed of three stages, including a buffer
output which provides high noise immunity and stable output.
The device input is compatible with TTL−type input thresholds and
the output has a full 5 V CMOS level output swing. The input protection
circuitry on this device allows overvoltage tolerance on the input,
allowing the device to be used as a logic−level translator from 3 V
CMOS logic to 5 V CMOS Logic or from 1.8 V CMOS logic to 3 V
CMOS Logic while operating at the high−voltage power supply.
The MC74VHC1GT04 input structure provides protection when
voltages up to 7.0 V are applied, regardless of the supply voltage. This
allows the MC74VHC1GT04 to be used to interface 5 V circuits to
3 V circuits. The output structures also provide protection
when VCC = 0 V. These input and output structures help prevent
device destruction caused by supply voltage − input/output voltage
mismatch, battery backup, hot insertion, etc.
Features
• High Speed: tPD = 3.8 ns (Typ) at VCC = 5 V
• Low Power Dissipation: ICC = 1 mA (Max) at TA = 25°C
• TTL−Compatible Inputs: VIL = 0.8 V; VIH = 2 V
• CMOS−Compatible Outputs: VOH > 0.8 VCC; VOL < 0.1 VCC @ Load
• Power Down Protection Provided on Inputs and Outputs
• Balanced Propagation Delays
• Pin and Function Compatible with Other Standard Logic Families
• Chip Complexity: FETs = 105; Equivalent Gates = 26
• NLV Prefix for Automotive and Other Applications Requiring
Unique Site and Control Change Requirements; AEC−Q100
Qualified and PPAP Capable
• These Devices are Pb−Free, Halogen Free/BFR Free and are RoHS
Compliant
NC 1
IN A 2
5 VCC
GND 3
4 OUT Y
Figure 1. Pinout (Top View)
IN A
1
OUT Y
Figure 2. Logic Symbol
www.onsemi.com
MARKING
DIAGRAMS
5
1
SC−88A
DF SUFFIX
CASE 419A
5
VK M G
G
1
5
1
TSOP−5
DT SUFFIX
CASE 483
5
VK M G
G
1
VK = Device Code
M = Date Code*
G = Pb−Free Package
(Note: Microdot may be in either location)
*Date Code orientation and/or position may vary
depending upon manufacturing location.
PIN ASSIGNMENT
1
NC
2
IN A
3
GND
4
OUT Y
5
VCC
FUNCTION TABLE
A Input
L
H
Y Output
H
L
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 4 of this data sheet.
© Semiconductor Components Industries, LLC, 2016
1
July, 2016 − Rev. 18
Publication Order Number:
MC74VHC1GT04/D