English
Language : 

MAX1167_09 Datasheet, PDF (24/30 Pages) Maxim Integrated Products – Multichannel, 16-Bit, 200ksps Analog-to-Digital Converters
Multichannel, 16-Bit, 200ksps Analog-to-Digital
Converters
Table 7. Detailed SSPCON Register Contents
CONTROL BIT
WCOL
SSPOV
BIT7
BIT6
SSPEN
BIT5
CKP
SSPM3
SSPM2
SSPM1
SSPM0
X = Don’t care.
BIT4
BIT3
BIT2
BIT1
BIT0
SETTINGS
X
X
1
0
0
0
0
1
SYNCHRONOUS SERIAL-PORT CONTROL REGISTER (SSPCON)
Write Collision Detection Bit
Receive Overflow Detection Bit
Synchronous Serial-Port Enable Bit:
0: Disables serial port and configures these pins as I/O port pins.
1: Enables serial port and configures SCK, SDO, and SCI pins as serial
port pins.
Clock Polarity Select Bit. CKP = 0 for SPI master-mode selection.
Synchronous Serial-Port Mode Select Bit. Sets SPI master mode and
selects fCLK = fOSC / 16.
Applications Information
Internal Reference
The internal bandgap reference provides a buffered
+4.096V. Bypass REFCAP with a 0.1µF capacitor to
AGND and REF with a 1µF capacitor to AGND. For best
results, use low-ESR, X5R/X7R ceramic capacitors.
Allow 5ms for the reference and buffer to wake up from
full power-down (see Table 5).
External Reference
The MAX1167/MAX1168 accept an external reference
with a voltage range between +3.8V and AVDD. Connect
the external reference directly to REF. Bypass REF to
AGND with a 10µF capacitor. When not using a low-ESR
bypass capacitor, use a 0.1µF ceramic capacitor in paral-
lel with the 10µF capacitor. Noise on the reference
degrades conversion accuracy.
The input impedance at REF is 37kΩ for DC currents.
During a conversion, the external reference at REF
must deliver 118µA of DC load current and have an out-
put impedance of 10Ω or less.
For optimal performance, buffer the reference through
an op amp and bypass the REF input. Consider the
equivalent input noise (40µVRMS) of the MAX1167/
MAX1168 when choosing a reference.
Internal/External Oscillator
Select either an external (0.1MHz to 4.8MHz) or the
internal 4MHz (typ) clock to perform conversions
(Table 6). The external clock shifts data in and out of
the MAX1167/MAX1168 in either clock mode.
When using the internal clock mode, the internal oscilla-
tor controls the acquisition and conversion processes,
while the external oscillator shifts data in and out of the
MAX1167/MAX1168. Turn off the external clock (SCLK)
when the internal clock is on to realize lowest noise per-
formance. The internal clock remains off in external
clock mode.
Input Buffer
Most applications require an input-buffer amplifier to
achieve 16-bit accuracy. The input amplifier must have
a slew rate of at least 2V/µs and a unity-gain bandwidth
of at least 10MHz to complete the required output-volt-
age change before the end of the acquisition time.
At the beginning of the acquisition, the internal sam-
pling capacitor array connects to AIN_ (the amplifier
input), causing some disturbance on the output of the
buffer. Ensure the sampled voltage has settled before
the end of the acquisition time.
CS
SCK
MISO
QSPI
SS
CS
SCLK
DOUT
VDD
MAX1167
MAX1168
Figure 21a. QSPI Connections
24 ______________________________________________________________________________________