English
Language : 

MAX1144-MAX1145 Datasheet, PDF (10/18 Pages) Maxim Integrated Products – 14-Bit ADCs, 150ksps, 3.3V Single Supply
14-Bit ADCs, 150ksps, 3.3V Single Supply
CS
SCLK
DIN
SSTRB
tACQ
1
4
8
START
UNI/
BIP
INT/
EXT
M1
M0
P2
P1
P0
DOUT
A/D
IDLE
STATE
ACQUISITION
14 15
29
32
B13
MSB
B12
B11
B2
B1
B0
LSB
X
FILLED WITH
X ZEROS
CONVERSION
IDLE
Figure 3. Long Acquisition Mode (32 Clock Cycles) External Clock
CS
tSDV
SSTRB
SCLK
tSTR
tSSTRB
tSSTRB
P1 CLOCKED IN
Figure 4. External Clock Mode SSTRB Detailed Timing
The user-programmable outputs are set to zero during
power-on reset or when RST goes low. During hardware
or software shutdown, P0, P1, and P2 are unchanged
and remain low-impedance.
Starting a Conversion
Start a conversion by clocking a control byte into the
device’s internal shift register. With CS low, each rising
edge on SCLK clocks a bit from DIN into the
MAX1144/MAX1145’s internal shift register. After CS
goes low or after a conversion or calibration completes,
the first arriving logic “1” is defined as the start bit of
the control byte. Until this first start bit arrives, any num-
ber of logic “0” bits can be clocked into DIN with no
effect. If at any time during acquisition or conversion
CS is brought high and then low again, the part is
placed into a state where it can recognize a new start
bit. If a new start bit occurs before the current conver-
sion is complete, the conversion is aborted and a new
acquisition is initiated.
Internal and External Clock Modes
The MAX1144/MAX1145 use either the external serial
clock or the internal clock to perform the successive-
approximation conversion. In both clock modes, the
external clock shifts data in and out of the
MAX1144/MAX1145. Bit 5 (INT/EXT) of the control byte
programs the clock mode.
External Clock
In external clock mode, the external clock not only
shifts data in and out, but also drives the ADC conver-
sion steps.
In short acquisition mode, SSTRB pulses high for one
clock period after the seventh falling edge of SCLK fol-
lowing the start bit. The MSB of the conversion is avail-
able at DOUT on the eighth falling edge of SCLK
(Figure 2).
10 ______________________________________________________________________________________