|
28973-DSH-001-A Datasheet, PDF (75/119 Pages) M/A-COM Technology Solutions, Inc. – Single-Chip SDSL/HDSL Transceiver | |||
|
◁ |
RS8973
Single-Chip SDSL/HDSL Transceiver
3.0 Registers
3.3 Register Description
0x50, 0x51âNoise Level Meter Register (nlm_low, nlm_high)
A 2-byte read-only register containing 16 MSBs of the 32-bit unsigned noise-level meter accumulator. This
meter sums the absolute value of the detectorâs slicer-error signal over each Meter Timer countdown interval.
Automatically loaded at the end of each interval, the meter register must be read the low byte first, followed by
high byte, unseparated by any other meter access (addresses 0x40 to 0x5F).
7
D[23]
D[31]
6
D[22]
D[30]
5
D[21]
D[29]
4
D[20]
D[28]
3
D[19]
D[27]
2
D[18]
D[26]
1
D[17]
D[25]
0
D[16]
D[24]
0x5E, 0x5Fâ PLL Frequency Register (pll_frequency_low, pll_frequency_high)
A 2-byte read/write register comprising 16 MSBs of the 31-bit, 2s-complement timing recovery loop
compensation filter accumulator. Treated much like a meter register, the frequency register must be read low
byte first, followed by high byte, unseparated by any other meter access (addresses 0x40 to 0x5F). Writes must
occur in the same order, with the low byte written first, followed by the high byte. Write accesses can be
separated by any number of other read or write accesses.
7
D[22]
D[30]
6
D[21]
D[29]
5
D[20]
D[28]
4
D[19]
D[27]
3
D[18]
D[26]
2
D[17]
D[25]
1
D[16]
D[24]
0
D[15]
D[23]
0x70âLEC Read Tap Select Register (linear_ec_tap_select_read)
A 7-bit read/write register representing an unsigned binary address defined over a range of 0 to 119 decimal.
When written, it causes the selected 32-bit coefficient of the LEC to be subsequently loaded into the Access
Data Register [access_data_byte[3:0]; 0x7Câ0x7F] within 2 symbol periods. Does not affect the value of the
coefficient. No other data access should occur between the time the Read Tap Select Register is written and the
time the Access Data Register is read, or the data may be corrupted.
7
6
5
4
3
2
1
0
â
D[6]
D[5]
D[4]
D[3]
D[2]
D[1]
D[0]
0x71âLEC Write Tap Select Register (linear_ec_tap_select_write)
A 7-bit read/write register representing an unsigned binary address defined over a range of 0 to 119 decimal.
When written, it causes all 32 bits of the Access Data Register [access_data_byte[3:0]; 0x7Câ0x7F] to be
subsequently written to the selected LEC coefficient within 2 symbol periods. Does not affect the value of the
access data register.
7
6
5
4
3
2
1
0
â
D[6]
D[5]
D[4]
D[3]
D[2]
D[1]
D[0]
N8973DSD
Conexant
3-29
Preliminary Information
|
▷ |