English
Language : 

LTC3221_15 Datasheet, PDF (10/12 Pages) Linear Technology – Micropower, Regulated Charge Pump
LTC3221/
LTC3221-3.3/LTC3221-5
APPLICATIO S I FOR ATIO
If the standing current is too low, the FB pin becomes very
sensitive to the switching noise and will result in errors in
the programmed VOUT.
The compensation capacitor (C1) helps to improve the
response time of the comparator and to keep the output
ripple within an acceptable range. For best results, C1
should be between 22pF to 220pF.
Layout Considerations
Due to high switching frequency and high transient cur-
rents produced by the LTC3221 product family, careful
board layout is necessary. A true ground plane and short
1µF
R1 R2
(LTC3221)
1
6
2
PIN 7
5
3
4
2.2µF
2.2µF
VOUT
VIN
GND
VOUT
3221 F04
Figure 4. Recommended Layout
connections to all capacitors will improve performance
and ensure proper regulation under all conditions. Figure 4
shows the recommended layout configuration.
The flying capacitor pins C+ and C– will have very high
edge rate waveforms. The large dv/dt on these pins can
couple energy capacitively to adjacent printed circuit board
runs. Magnetic fields can also be generated if the flying
capacitors are not close to the LTC3221 (i.e. the loop area
is large). To decouple capacitive energy transfer, a Faraday
shield may be used. This is a grounded PC trace between
the sensitive node and the LTC3221 pins. For a high quality
AC ground it should be returned to a solid ground plane
that extends all the way to the LTC3221.
To reduce the maximum junction temperature due to
power dissipation in the chip, a good thermal connection
to the PC board is recommended. Connecting the GND pin
(Pin 4 and Pin 7 on the DFN package) to a ground plane,
and maintaining a solid ground plane under the device
can reduce the thermal resistance of the package and PC
board considerably.
Derating Power at High Temperatures
To prevent an overtemperature condition in high power
applications, Figure 5 should be used to determine the
maximum combination of ambient temperature and power
dissipation.
The power dissipated in the LTC3221 family should always
fall under the line shown for a given ambient temperature.
The power dissipation is given by the expression:
PD = (2VIN– VOUT )•IOUT
This derating curve assumes a maximum thermal resis-
tance, θJA, of 80°C/W for 2mm × 2mm DFN package.
This can be achieved from a printed circuit board layout
with a solid ground plane and a good connection to the
ground pins of the LTC3221 and the Exposed Pad of the
DFN package. Operation out of this curve will cause the
junction temperature to exceed 150°C which is the maxi-
mum junction temperature allowed.
3.0
θJA = 80°C/W
TJ = 160°C
2.5
2.0
1.5
1.0
0.5
0
–50 –25 0 25 50 75 100 125 150
AMBIENT TEMPERATURE (°C)
3221 F05
Figure 5. Maximum Power Dissipation vs Ambient Temperature
3221f
10