English
Language : 

ISL6537A Datasheet, PDF (6/16 Pages) Intersil Corporation – ACPI Regulator/Controller for Dual Channel DDR Memory Systems
ISL6537A
Electrical Specifications Recommended Operating Conditions, Unless Otherwise Noted. Refer to Block and Simplified Power System
Diagrams and Typical Application Schematics (Continued)
PARAMETER
SYMBOL
TEST CONDITIONS
MIN TYP MAX UNITS
PWM CONTROLLER GATE DRIVERS
UGATE and LGATE Source
UGATE and LGATE Sink
VTT REGULATOR
IGATE
IGATE
- -0.8 -
A
-
0.8
-
A
Upper Divider Impedance
Lower Divider Impedance
VREF_OUT Buffer Source Current
Maximum VTT Load Current
RU
-
2.5
-
kΩ
RL
-
2.5
-
kΩ
IVREF_OUT
-
-
2
mA
IVTT_MAX Periodic load applied with 30% duty cycle and -3
-
3
A
10ms period using ISL6537A_6506EVAL1
evaluation board (see Application Note AN1124)
LINEAR REGULATORS
DC Gain
(Note 3)
-
80
-
dB
Gain Bandwidth Product
GBWP (Note 3)
15
-
-
MHz
Slew Rate
SR
(Note 3)
-
6
-
V/μs
DRIVEn High Output Voltage
DRIVEn Unloaded
9.75 10.0 -
V
DRIVEn Low Output Voltage
- 0.16 0.50
V
DRIVEn High Output Source Current
DRIVEn Low Output Sink Current
VIDPGD
VFB = 770mV, VDRIVEn = 0V
VFB = 830mV, VDRIVEn = 10V
-
1.7
-
mA
- 1.20 -
mA
VTT_GMCH/CPU Rising Threshold
S0
VTT_GMCH/CPU Falling Threshold
S0
PROTECTION
.725 .740 -
V
- 0.700 0.715
V
OCSET Current Source
IOCSET
VTT_DDR Current Limit
(Note 3)
VDDQ OV Level
VFB/VREF S0/S3
VDDQ UV Level
VFB/VREF S0/S3
VTT_DDR OV Level
VTT/VVREF_IN S0
VTT_DDR UV Level
VTT/VVREF_IN S0
VGMCH UV Level
VFB4/VREF S0
VTT_GMCH/CPU UV Level
VFB2/VREF S0
Thermal Shutdown Limit
TSD
(Note 3)
NOTE:
3. Limits should be considered typical and are not production tested
18 20 22
μA
-3.3
-
3.3
A
- 115 -
%
-
75
-
%
- 115 -
%
-
85
-
%
-
75
-
%
-
75
-
%
- 140 -
°C
Functional Pin Description
5VSBY (Pin 1)
5VSBY is the bias supply of the ISL6537A. It is typically
connected to the 5V standby rail of an ATX power supply.
During S4/S5 sleep states the ISL6537A enters a reduced
power mode and draws less than 1mA (ICC_S5) from the
5VSBY supply. The supply to 5VSBY should be locally
bypassed using a 0.1μF capacitor.
P12V (Pin 3)
The VTT regulation circuit and the Linear Drivers are
powered by P12V. P12V is not required during S3/S4/S5
operation. P12V is typically connected to the +12V rail of an
ATX power supply.
GND (Pins 4, 27, 29)
The GND terminals of the ISL6537A provide the return path
for the VTT LDO, and switching MOSFET gate drivers. High
6
FN9143.5