English
Language : 

X9522 Datasheet, PDF (3/29 Pages) Intersil Corporation – Laser Diode Control for Fiber Optic Modules
X9522
PIN ASSIGNMENT
Pin
XBGA Name
1
B3
RH2
2
A3
Rw2
3
A4
RL2
4
B4
V3
5
C3
V3RO
7
C4
WP
8
D4
SCL
9
E4
SDA
10
E1
Vss
11
E3
RL1
12
E2
Rw1
13
D1
RH1
14
D2
RH0
15
C1
RW0
16
C2
RL0
17
B1
V2
18
20
6, 19
A1
V2RO
A2
B2, D3
Vcc / V1
NC
Function
Connection to end of resistor array for (the 256 Tap) DCP 2.
Connection to terminal equivalent to the “Wiper” of a mechanical potentiometer for DCP 2.
Connection to other end of resistor array for (the 256 Tap) DCP 2.
V3 Voltage Monitor Input. V3 is the input to a non-inverting voltage comparator circuit. When
the V3 input is higher than the VTRIP3 threshold voltage, V3RO makes a transition to a HIGH
level. Connect V3 to VSS when not used.
V3 RESET Output. This open drain output makes a transition to a HIGH level when V3 is
greater than VTRIP3 and goes LOW when V3 is less than VTRIP3. There is no delay circuitry
on this pin. The V3RO pin requires the use of an external “pull-up” resistor.
Write Protect Control Pin. WP pin is a TTL level compatible input. When held HIGH, Write Pro-
tection is enabled. In the enabled state, this pin prevents all nonvolatile “write” operations. Al-
so, when the Write Protection is enabled, and the DCP Write Lock feature is active (i.e. the
DCP Write Lock bit is set to “1”), then no “write” (volatile or nonvolatile) operations can be per-
formed in the device (including the wiper position of any of the integrated Digitally Controlled
Potentiometers (DCPs). The WP pin uses an internal “pull-down” resistor, thus if left floating
the write protection feature is disabled.
Serial Clock. This is a TTL level compatible input pin used to control the serial bus timing for
data input and output.
Serial Data. SDA is a bidirectional TTL level compatible pin used to transfer data into and
out of the device. The SDA pin input buffer is always active (not gated). This pin requires an
external pull up resistor.
Ground.
Connection to other end of resistor for (the 100 Tap) DCP 1.
Connection to terminal equivalent to the “Wiper” of a mechanical potentiometer for DCP 1.
Connection to end of resistor array for (the 100 Tap) DCP 1.
Connection to end of resistor array for (the 64 Tap) Digitally Controlled Potentiometer (DCP) 0.
Connection to terminal equivalent to the “Wiper” of a mechanical potentiometer for DCP 0.
Connection to the other end of resistor array for (the 64 Tap) DCP 0.
V2 Voltage Monitor Input. V2 is the input to a non-inverting voltage comparator circuit. When
the V2 input is greater than the VTRIP2 threshold voltage, V2RO makes a transition to a HIGH
level. Connect V2 to VSS when not used.
V2 RESET Output. This open drain output makes a transition to a HIGH level when V2 is great-
er than VTRIP2, and goes LOW when V2 is less than VTRIP2. There is no power-up reset delay
circuitry on this pin. The V2RO pin requires the use of an external “pull-up” resistor.
Supply Voltage.
No Connect.
3
FN8208.0
March 10, 2005