English
Language : 

X9118 Datasheet, PDF (13/20 Pages) Intersil Corporation – Dual Suply/Low Power/1024-Tap/2-Wire Bus
X9118
A.C. TEST CONDITIONS
Input pulse levels
Input rise and fall times
Input and output timing level
VCC x 0.1 to VCC x 0.9
10ns
VCC x 0.5
EQUIVALENT A.C. LOAD CIRCUIT
5V
1533Ω
SDA OUTPUT
100pF
SDA OUTPUT
3V
867Ω
100pF
SPICE Macromodel
RTOTAL
RH
RL
CL
CW
CL
10pF
10pF
25pF
RW
AC TIMINGHIGH-VOLTAGE WRITE CYCLE TIMING
Symbol
fSCL
tCYC
tHIGH
tLOW
tSU:STA
tHD:STA
tSU:STO
tSU:DAT
tHD:DAT
tR
tF
tAA
tDH
TI
tBUF
tSU:WPA
tHD:WPA
Parameter
Clock Frequency
Clock Cycle Time
Clock High Time
Clock Low Time
Start Setup Time
Start Hold Time
Stop Setup Time
SDA Data Input Setup Time
SDA Data Input Hold Time
SCL and SDA Rise Time
SCL and SDA Fall Time
SCL Low to SDA Data Output Valid Time
SDA Data Output Hold Time
Noise Suppression Time Constant at SCL and SDA inputs
Bus Free Time (Prior to Any Transmission)
A0, A1 Setup Time
A0, A1 Hold Time
Min.
Max.
Units
400
kHz
2500
ns
600
ns
1300
ns
600
ns
600
ns
600
ns
100
ns
0
ns
300
ns
300
ns
250
ns
0
ns
50
ns
1300
ns
0
ns
0
ns
13
FN8161.1
March 25, 2005