English
Language : 

ICS83054I-01 Datasheet, PDF (5/12 Pages) Integrated Circuit Systems – 4-BIT, 2 : 1, SINGLE-ENDED MULTIPLEXER
Integrated
Circuit
Systems, Inc.
PRELIMINARY
ICS83054I-01
4-BIT, 2:1,
SINGLE-ENDED MULTIPLEXER
TABLE 5B. AC CHARACTERISTICS, VDD = 3.3V ± 5%, VDDO = 2.5V ± 5%, TA = -40°C TO 85°C
Symbol Parameter
Test Conditions
Minimum Typical Maximum
fMAX
tpLH
tpHL
tsk(i)
Output Frequency
Propagation Delay, Low to High;
NOTE 1
Propagation Delay, High to Low;
NOTE 1
Input Skew; NOTE 5
250
2.7
2.7
38
tsk(pp) Part-to-Part Skew; NOTE 2, 5
TBD
Buffer Additive Phase Jitter, RMS;
tjit
refer to Additive Phase Jitter section,
NOTE 4
Integration Range:
12KHz - 20MHz
0.04
tR / tF
odc
Output Rise/Fall Time
Output Duty Cycle
20% to 80%
550
50
tEN
Output Enable Time; NOTE 3
5
tDIS
Output Disable Time; NOTE 3
5
MUXISOL MUX Isolation
@100MHz
45
NOTE 1A: Measured from VDD/2 of the input to VDDO/2 of the output.
NOTE 2: Defined as skew between outputs on different devices operating a the same supply voltages and
with equal load conditions. Using the same type of input on each device, the output is measured at VDDO/2.
NOTE 3: These parameters are guaranteed by characterization. Not tested in production.
NOTE 4: Driving only one input clock.
NOTE 5: This parameter is defined in accordance with JEDEC Standard 65.
Units
MHz
ns
ns
ps
ps
ps
ps
%
ns
ns
dB
TABLE
5C.
AC
CHARACTERISTICS,
V
DD
=
3.3V
±
5%,
V
DDO
=
1.8V
±
0.2V,
TA
=
-40°C
TO
85°C
Symbol Parameter
Test Conditions
Minimum Typical Maximum Units
fMAX
tpLH
tpHL
tsk(i)
Output Frequency
Propagation Delay, Low to High;
NOTE 1
Propagation Delay, High to Low;
NOTE 1
Input Skew; NOTE 5
250
MHz
3
ns
3
ns
38
ps
tsk(pp)
tjit
t /t
RF
odc
Part-to-Part Skew; NOTE 2, 5
Buffer Additive Phase Jitter, RMS;
refer to Additive Phase Jitter section,
NOTE 4
Output Rise/Fall Time
Output Duty Cycle
Integration Range:
12KHz - 20MHz
20% to 80%
TBD
ps
0.05
ps
595
ps
50
%
tEN
Output Enable Time; NOTE 3
5
ns
tDIS
Output Disable Time; NOTE 3
5
ns
MUXISOL MUX Isolation
@100MHz
45
dB
NOTE 1A: Measured from VDD/2 of the input to VDDO/2 of the output.
NOTE 2: Defined as skew between outputs on different devices operating a the same supply voltages and
with equal load conditions. Using the same type of input on each device, the output is measured at VDDO/2.
NOTE 3: These parameters are guaranteed by characterization. Not tested in production.
NOTE 4: Driving only one input clock.
NOTE 5: This parameter is defined in accordance with JEDEC Standard 65.
83054AGI-01
www.icst.com/products/hiperclocks.html
5
REV. A NOVEMBER 24, 2004