English
Language : 

ICS9148-32 Datasheet, PDF (4/14 Pages) Integrated Circuit Systems – Pentium/ProTM System Clock Chip
ICS9148-32
Technical Pin Function Descriptions
PWR_DWN#
This is an asynchronous active Low Input pin used to Power
Down the device into a Low Power state by not removing the
power supply. The internal Clocks are disabled and the VCO
and Crystal are stopped. Powered Down will also place all
the Outputs in a low state at the end of their current cycle.
The latency of Power Down will not be greater than 3ms.
CPU_STOP#
This is a synchronous active Low Input pin used to stop the
CPUCLK clocks in an active low state. All other Clocks
including SDRAM clocks will continue to run while this
function is enabled. The CPUCLK’s will have a turn ON
latency of at least 3 CPU clocks. This input pin is valid only
when MODE=0 (Power Management Mode)
PCI_STOP#
This is a synchronous active Low Input pin used to stop the
PCICLK clocks in an active low state. It will not affect
PCICLK_F nor any other outputs. This input pin is valid only
when MODE=0 (Power Management Mode)
4