English
Language : 

ICS840002I-01 Datasheet, PDF (4/12 Pages) Integrated Circuit Systems – FEMTOCLOCKS™ CRYSTAL-TO LVCMOS/LVTTL FREQUENCY SYNTHESIZER
Integrated
Circuit
Systems, Inc.
ICS840002I-01
FEMTOCLOCKS™ CRYSTAL-TO-
LVCMOS/LVTTL FREQUENCY SYNTHESIZER
TABLE
3C.
LVCMOS/LVTTL
DC
CHARACTERISTICS,
V
DD
=
V
DDA
=
V
DDO
=
3.3V±5%
OR
2.5V±5%,
OR
V
DD
=
V
DDA
=
3.3V±5%,
V
DDO
=
2.5V±5%,
TA
=
-40°C
TO
85°C
Symbol Parameter
Test Conditions
Minimum Typical Maximum Units
VIH
Input High Voltage
VDD = 3.3V
2
VDD = 2.5V
1.7
VIL
Input Low Voltage
VDD = 3.3V
-0.3
VDD = 2.5V
-0.3
OE, F_SEL0, F_SEL1
VDD = VIN = 3.465V or
IIH
Input
High Current nPLL_SEL, MR,
2.625V
VDD = VIN = 3.465V or
nXTAL_SEL, TEST_CLK
2.625V
VDD + 0.3
V
VDD + 0.3
V
0.8
V
0.7
V
5
µA
150
µA
IIL
Input
Low Current
OE, F_SEL0, F_SEL1
nPLL_SEL, MR,
nXTAL_SEL, TEST_CLK
VDD = 3.465V or 2.625V,
VIN = 0V
VDD = 3.465V or 2.625V,
VIN = 0V
-150
-5
µA
µA
VOH
Output High Voltage; NOTE 1
VDDO = 3.3V ± 5%
2.6
VDDO = 2.5V ± 5%
1.8
V
V
VOL
Output Low Voltage; NOTE 1
VDDO = 3.3V or 2.5V ± 5%
0.5
V
NOTE 1: Outputs terminated with 50Ω to VDDO/2. See Parameter Measurement Information, Output Load Test Circuit.
TABLE 4. CRYSTAL CHARACTERISTICS
Parameter
Test Conditions
Mode of Oscillation
Frequency
Equivalent Series Resistance (ESR)
Shunt Capacitance
NOTE: Characterized using an 18pF parallel resonant crystal.
Minimum Typical Maximum
Fundamental
25
50
7
Units
MHz
Ω
pF
TABLE 5A. AC CHARACTERISTICS, VDD = VDDA = VDDO = 3.3V±5%, TA = -40°C TO 85°C
Symbol Parameter
Test Conditions
Minimum Typical Maximum Units
fOUT
tsk(o)
Output Frequency
Output Skew; NOTE 1, 3
F_SEL[1:0] = 00
140
F_SEL[1:0] = 01
112
F_SEL[1:0] = 10 or 11
56
175
MHz
140
MHz
70
MHz
12
ps
156.25MHz (1.875MHz - 20MHz)
0.47
ps
tjit(Ø)
RMS Phase Jitter (Random);
NOTE 2
125MHz (1.875MHz - 20MHz)
0.57
ps
62.5MHz (1.875MHz - 20MHz)
0.51
ps
tR / tF
odc
Output Rise/Fall Time
Output Duty Cycle
20% to 80%
200
46
700
ps
54
%
NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions.
Measured at VDDO/2.
NOTE 2: Please refer to the Phase Noise Plot.
NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.
840002AGI-01
www.icst.com/products/hiperclocks.html
4
REV. A MARCH 3, 2005