English
Language : 

ICS9248-114 Datasheet, PDF (2/14 Pages) Integrated Circuit Systems – AMD - K7™ System Clock Chip
ICS9248-114
Pin Descriptions
PIN NUMBER
1
2
3,9,16,22,
33,39,45, 47
4
PIN NAME
VDD1
REF0
CPU_STOP#1, 2
GND
X1
5
6,14
7
8
10
13, 12, 11
15
17, 18, 20, 21,
28, 29, 31, 32,
34, 35,37,38
19,30,36
23
24
25
26
27
40
41
42
46, 43
X2
VDD2
PCICLK_F
MODE1, 2
FS31, 2
PCICLK0
SEL24_48#1, 2
PCICLK1
PCICLK (4:2)
BUFFER IN
SDRAM (11:0)
VDD3
SDATA
SCLK
24_48MHz
FS11, 2
48MHz
FS01, 2
VDD4
SDRAM_OUT
PD#1, 2
VDD
CPUCLKT (1:0)
44
CPUCLKC0
REF1
48
FS21, 2
TYPE
PWR
OUT
IN
DESCRIPTION
REF, XTAL power supply, nominal 3.3V
14.318 Mhz reference clock.This REF output is the STRONGER
buffer for ISA BUS loads
This asynchronous input halts CPUCLKT, CPUCLKC & SDRAM at
logic "0" level when driven low.
PWR Ground
IN
OUT
PWR
OUT
IN
IN
OUT
IN
OUT
OUT
IN
Crystal input, has internal load cap (36pF) and feedback
resistor from X2
Crystal output, nominally 14.318MHz. Has internal load
cap (36pF)
Supply for PCICLK_F and PCICLK, nominal 3.3V
Free running PCI clock not affected by PCI_STOP# for power
management.
Pin 2 function select pin, 1=Desktop Mode, 0=Mobile Mode.
Latched Input.
Frequency select pin. Latched Input. Internal Pull-down to GND
PCI clock output
Logic input to select 24 or 48MHz for pin 25 output
PCI clock output.
PCI clock outputs.
Input to Fanout Buffers for SDRAM outputs.
OUT
SDRAM clock outputs, Fanout Buffer outputs from BUFFER IN pin
(controlled by chipset).
PWR
IN
IN
OUT
IN
OUT
IN
PWR
OUT
IN
PWR
OUT
OUT
OUT
IN
Supply for SDRAM nominal 3.3V.
Data input for I2C serial input, 5V tolerant input
Clock input of I2C input, 5V tolerant input
24MHz/48MHz clock output
Frequency select pin. Latched Input.
48MHz output clock
Frequency select pin. Latched Input
Power for 24 & 48MHz output buffers and fixed PLL core.
Reference clock for SDRAM zero delay buffer
Powers down chip, active low
Supply for core 3.3V
"True" clocks of differential pair CPU outputs. These open drain
outputs need an external 1.5V pull-up.
"Complementory" clocks of differential pair CPU outputs. These
open drain outputs need an external 1.5V pull-up.
14.318 MHz reference clock.
Frequency select pin. Latched Input
Notes:
1: Internal Pull-up Resistor of 120K to 3.3V on indicated inputs
2: Bidirectional input/output pins, input logic levels are latched at internal power-on-reset. Use 10Kohm resistor
to program logic Hi to VDD or GND for logic low.
Third party brands and names are the property of their respective owners.
2