English
Language : 

HYMD116645D8J-D43 Datasheet, PDF (12/18 Pages) Hynix Semiconductor – Unbuffered DDR SDRAM DIMM
HYMD116645D(L)8J
AC CHARACTERISTICS (AC operating conditions unless otherwise noted)
- continued -
Parameter
Input Pulse Width
Write DQS High Level Width
Write DQS Low Level Width
Clock to First Rising edge of DQS-In
Data-In Setup Time to DQS-In (DQ & DM)
Data-in Hold Time to DQS-In (DQ & DM)
DQ & DM Input Pulse Width
Read DQS Preamble Time
Read DQS Postamble Time
Write DQS Preamble Setup Time
Write DQS Preamble Hold Time
Write DQS Postamble Time
Mode Register Set Delay
Exit self refresh to non-READ command
Exit self refresh to READ command
Average Periodic Refresh Interval
Symbol
tIPW
tDQSH
tDQSL
tDQSS
tDS
tDH
tDIPW
tRPRE
tRPST
tWPRES
tWPREH
tWPST
tMRD
tXSNR
tXSRD
tREFI
DDR333(J)
Min
Max
2.2
0.35
-
0.35
-
0.75
1.25
0.45
-
0.45
-
1.75
-
0.9
1.1
0.4
0.6
0
-
0.25
-
0.4
0.6
2
-
75
-
200
-
-
7.8
Unit
Note
ns
6
CK
CK
CK
ns
6,7, 11~13
ns
6,7, 11~13
ns
CK
CK
CK
CK
CK
CK
ns
8
CK
8
us
Note :
1. This calculation accounts for tDQSQ(max), the pulse width distortion of on-chip circuit and jitter.
2. Data sampled at the rising edges of the clock : A0~A11., BA0~BA1, CKE, /CS, /RAS, /CAS, /WE.
3. For command/address input slew rate >=1.0V/ns
4. For command/address input slew rate >=0.5V/ns and <1.0V/ns
This derating table is used to increase tIS/tIH in case where the input slew-rate is below 0.5V/ns.
Input Setup / Hold Slew-rate Derating Table.
Input Setup / Hold Slew-rate
Delta tIS
Delta tIH
V/ns
ps
ps
0.5
0
0
0.4
+50(+150)
0
0.3
+100(+225)
0
( ) → DDR400 Operation
5. CK, /CK slew rates are >=1.0V/ns, ie, >=2.0V/ns differential.
6. These parameters quarantee device timing, but they are not necessarily tested on each device, and they may be quaranteed by
design or tester correlation.
7. Data latched at both rising and falling edges of Data Strobes(LDQS/UDQS) : DQ, LDM/UDM.
Rev. 0.0 / Apr. 2003
12