English
Language : 

K22P121M50SF4 Datasheet, PDF (50/61 Pages) Freescale Semiconductor, Inc – K22 Sub-Family Data Sheet
Peripheral operating requirements and behaviors
6.8.8 Normal Run, Wait and Stop mode performance over the full
operating voltage range
This section provides the operating performance over the full operating voltage for the
device in Normal Run, Wait and Stop modes.
Table 39. I2S/SAI master mode timing
Num.
S1
S2
S3
S4
S5
S6
S7
S8
S9
S10
Characteristic
Operating voltage
I2S_MCLK cycle time
I2S_MCLK pulse width high/low
I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)
I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low
I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/
I2S_RX_FS output valid
I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/
I2S_RX_FS output invalid
I2S_TX_BCLK to I2S_TXD valid
I2S_TX_BCLK to I2S_TXD invalid
I2S_RXD/I2S_RX_FS input setup before
I2S_RX_BCLK
I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK
Min.
1.71
40
45%
80
45%
—
0
—
0
25
0
Max.
3.6
—
55%
—
55%
15
—
15
—
—
—
Unit
V
ns
MCLK period
ns
BCLK period
ns
ns
ns
ns
ns
ns
I2S_MCLK (output)
I2S_TX_BCLK/
I2S_RX_BCLK (output)
I2S_TX_FS/
I2S_RX_FS (output)
I2S_TX_FS/
I2S_RX_FS (input)
I2S_TXD
I2S_RXD
S1
S2
S2
S3
S4
S4
S5
S9
S7
S9
S10
S7
S8
Figure 20. I2S/SAI timing — master modes
S6
S10
S8
K22 Sub-Family Data Sheet Data Sheet, Rev. 3, 08/2012.
50
Freescale Semiconductor, Inc.