|
MC9S08SH8CSC Datasheet, PDF (155/341 Pages) Freescale Semiconductor, Inc – MC9S08SH8 Datasheet | |||
|
◁ |
Chapter 10 Internal Clock Source (S08ICSV2)
10.1.2 Features
Key features of the ICS module follow. For device speciï¬c information, refer to the ICS Characteristics in
the Electricals section of the documentation.
⢠Frequency-locked loop (FLL) is trimmable for accuracy
â 0.2% resolution using internal 32kHz reference
â 2% deviation over voltage and temperature using internal 32kHz reference
⢠Internal or external reference clocks up to 5MHz can be used to control the FLL
â 3 bit select for reference divider is provided
⢠Internal reference clock has 9 trim bits available
⢠Internal or external reference clocks can be selected as the clock source for the MCU
⢠Whichever clock is selected as the source can be divided down
â 2 bit select for clock divider is provided
â Allowable dividers are: 1, 2, 4, 8
â BDC clock is provided as a constant divide by 2 of the DCO output
⢠Control signals for a low power oscillator as the external reference clock are provided
â HGO, RANGE, EREFS, ERCLKEN, EREFSTEN
⢠FLL Engaged Internal mode is automatically selected out of reset
10.1.3 Block Diagram
Figure 10-2 is the ICS block diagram.
MC9S08SH8 MCU Series Data Sheet, Rev. 3
Freescale Semiconductor
151
|
▷ |