English
Language : 

XR16V2751_0709 Datasheet, PDF (29/52 Pages) Exar Corporation – HIGH PERFORMANCE DUART WITH 64-BYTE FIFO AND POWERSAVE
REV. 1.0.1
XR16V2751
HIGH PERFORMANCE DUART WITH 64-BYTE FIFO AND POWERSAVE FEATURE
TABLE 11: TRANSMIT AND RECEIVE FIFO TRIGGER TABLE AND LEVEL SELECTION
TRIGGER FCTR FCTR FCR FCR FCR
TABLE BIT-5 BIT-4 BIT-7 BIT-6 BIT-5
Table-C 1
0
0
0
1
1
0
0
0
1
1
0
1
1
FCR
RECEIVE
BIT-4 TRIGGER LEVEL
0
1
0
1
8
16
56
60
TRANSMIT
TRIGGER
LEVEL
8
16
32
56
COMPATIBILITY
16C654
Table-D 1
1
X
X
X
X Programmable Programmable 16L2752, 16C2850,
via TRG
register.
via TRG
register.
16C2852, 16C850,
16C854, 16C864
FCTR[7] = 0. FCTR[7] = 1.
4.6 Line Control Register (LCR) - Read/Write
The Line Control Register is used to specify the asynchronous data communication format. The word or
character length, the number of stop bits, and the parity are selected by writing the appropriate bits in this
register.
LCR[1:0]: TX and RX Word Length Select
These two bits specify the word length to be transmitted or received.
BIT-1
0
0
1
1
BIT-0
0
1
0
1
WORD LENGTH
5 (default)
6
7
8
LCR[2]: TX and RX Stop-bit Length Select
The length of stop bit is specified by this bit in conjunction with the programmed word length.
BIT-2
0
1
1
WORD
LENGTH
5,6,7,8
5
6,7,8
STOP BIT LENGTH
(BIT TIME(S))
1 (default)
1-1/2
2
29