English
Language : 

OX9162 Datasheet, PDF (7/41 Pages) List of Unclassifed Manufacturers – Integrated Parallel Port/Local Bus and PCI interface
OXFORD SEMICONDUCTOR LTD.
OX9162
Mode
Dir1
Parallel
Local Bus
Multi-purpose & External interrupt pins
104, 65
I/O
EEPROM pins
98
O
94
O
96
IU
95
O
Miscellaneous pins
107
ID
93
I
Power and ground2
9, 31, 47, 70, 124
V
17, 54, 81, 113
V
4, 8, 21, 30, 40, 48, 57,
G
69, 75, 86, 119, 123
16, 53, 80, 111
G
Name
Description
MIO[1:0]
Multi-purpose I/O pins. Can drive high or low, or assert a PCI
interrupt
EE_CK
EE_CS
EE_DI
EE_DO
EEPROM clock
EEPROM active-high Chip Select
EEPROM data in. When the serial EEPROM is connected,
this pin should be pulled up using 1-10k resistor. When the
EEPROM is not used the internal pull-up is sufficient.
EEPROM data out.
MODE
TEST
Mode selection: Parallel Port (0) or Local Bus (1)
Test Pin : should be held low at all times
AC VDD
DC VDD
AC GND
Supplies power to output buffers in switching (AC) state
Power supply. Supplies power to core logic, input buffers
and output buffers in steady state
Supplies GND to output buffers in switching (AC) state
DC GND
Ground (0 volts). Supplies GND to core logic, input buffers
and output buffers in steady state
Table 1: Pin Descriptions
Note 1: Direction key:
I
Input
ID
Input with internal pull-down
O
Output
I/O
Bi-directional
OD Open drain
NC No connect
Z
High impedance
P_I
P_O
P_I/O
P_OD
PCI input
PCI output
PCI bi-directional
PCI open drain
G
Ground
V
5.0V power
Note 2: Power & Ground
There are two GND and two VDD rails internally. One set of rails supply power and ground to output buffers while in switching
state (called AC power) and another rail supply the core logic, input buffers and output buffers in steady-state (called DC rail).
The rails are not connected internally. This precaution reduces the effects of simultaneous switching outputs and undesirable RF
radiation from the chip. Further precaution is taken by segmenting the GND and VDD AC rails to isolate the PCI and Local Bus
pins.
Data Sheet Revision 1.1 PRELIMINARY
Page 7