English
Language : 

M13S128324A Datasheet, PDF (2/48 Pages) Elite Semiconductor Memory Technology Inc. – 1M x 32 Bit x 4 Banks Double Data Rate SDRAM
ESMT
DDR SDRAM
Features
M13S128324A
1M x 32 Bit x 4 Banks
Double Data Rate SDRAM
JEDEC Standard
Internal pipelined double-data-rate architecture, two data access per clock cycle
Bi-directional data strobe (DQS)
On-chip DLL
Differential clock inputs (CLK and CLK )
DLL aligns DQ and DQS transition with CLK transition
Quad bank operation
CAS Latency : 2; 2.5; 3
Burst Type : Sequential and Interleave
Burst Length : 2, 4, 8, full page
Full page burst length for sequential burst type only
Start address of the full page burst should be even
All inputs except data & DM are sampled at the rising edge of the system clock(CLK)
Data I/O transitions on both edges of data strobe (DQS)
DQS is edge-aligned with data for reads; center-aligned with data for WRITE
Data mask (DM) for write masking only
VDD = 2.375V ~ 2.625V, VDDQ = 2.375V ~ 2.625V
Auto & Self refresh
32ms refresh period (4K cycle)
SSTL-2 I/O interface
144Ball FBGA package
Operating Frequencies :
PRODUCT NO.
M13S128324A -5BG
M13S128324A -6BG
MAX FREQ
200MHz
166MHz
VDD
2.5V
2.5V
PACKAGE COMMENTS
144 Ball FBGA Pb-free
144 Ball FBGA Pb-free
Elite Semiconductor Memory Technology Inc.
Publication Date : Mar. 2006
Revision : 1.0
2/48