English
Language : 

HB52F649E1 Datasheet, PDF (12/16 Pages) Elpida Memory – 512 MB Registered SDRAM DIMM 64-Mword × 72-bit, 133 MHz Memory Bus, 1-Bank Module (18 pcs of 64 M × 4 Components) PC133SDRAM
HB52F649E1-75B
AC Characteristics (Ta = 0 to 55°C, VCC = 3.3 V ± 0.3 V, VSS = 0 V) (cont)
HB52F649E1-75B
PC133
PC100
CE latency = 4 CE latency = 3
Parameter
PC100
Symbol Symbol Min
Max Min
Max Unit Notes
Command setup time
t CS
Command hold time
t CH
Ref/Active to Ref/Active command tRC
period
Tsi
1.9
—
Thi
1.5
—
Trc
67.5 —
2.6
—
1.6
—
70
—
ns 1
ns 1, 5
ns 1
Active to precharge command period tRAS
Active command to column
t RCD
command (same bank)
Tras 45
Trcd 20
120000 50
—
20
120000 ns 1
—
ns 1
Precharge to active command period tRP
Trp
20
—
20
—
ns 1
Write recovery or data-in to
precharge lead time
t DPL
Tdpl 7.5
—
10
—
ns 1
Active (a) to Active (b) command
t RRD
Trrd 15
—
20
—
ns 1
period
Transition time (rise to fall)
tT
1
5
1
5
ns
Refresh period
t REF
—
64
—
64
ms
Notes: 1. AC measurement assumes tT = 1 ns. Reference level for timing of input signals is 1.5 V.
2. Access time is measured at 1.5 V. Load condition is CL = 50 pF.
3. tLZ (min) defines the time at which the outputs achieves the low impedance state.
4. tHZ (max) defines the time at which the outputs achieves the high impedance state.
5. tCES defines CKE setup time to CK rising edge except power down exit command.
Test Conditions
• Input and output timing reference levels: 1.5 V
• Input waveform and output load: See following figures
input
2.4 V
2.0 V
0.4 V 0.8 V
tT
tT
DQ
CL
Data Sheet E0021H10
12