English
Language : 

CY14E108L Datasheet, PDF (9/20 Pages) Cypress Semiconductor – 8 Mbit (1024K x 8/512K x 16) nvSRAM
ADVANCE
CY14E108L, CY14E108N
AC Switching Characteristics
In the following table, the AC switching characteristics are listed.
Parameters
Cypress
Alt
Parameters Parameters
SRAM Read Cycle
tACE
tRC[10]
tAA[11]
tACS
tRC
tAA
tDOE
tOE
tOHA
tLZCE[12]
tHZCE[12]
tLZOE[12]
tHZOE[12]
tPU[10]
tPD[10]
tOH
tLZ
tHZ
tOLZ
tOHZ
tPA
tPS
tDBE
-
tLZBE
-
tHZBE
-
SRAM Write Cycle
tWC
tWC
tPWE
tWP
tSCE
tCW
tSD
tDW
tHD
tDH
tAW
tAW
tSA
tAS
tHA
tHZWE[12,13]
tLZWE[12]
tWR
tWZ
tOW
tBW
-
Description
Chip Enable Access Time
Read Cycle Time
Address Access Time
Output Enable to Data Valid
Output Hold After Address Change
Chip Enable to Output Active
Chip Disable to Output Inactive
Output Enable to Output Active
Output Disable to Output Inactive
Chip Enable to Power Active
Chip Disable to Power Standby
Byte Enable to Data Valid
Byte Enable to Output Active
Byte Disable to Output Inactive
Write Cycle Time
Write Pulse Width
Chip Enable To End of Write
Data Setup to End of Write
Data Hold After End of Write
Address Setup to End of Write
Address Setup to Start of Write
Address Hold After End of Write
Write Enable to Output Disable
Output Active after End of Write
Byte Enable to End of Write
20 ns
Min Max
25 ns
Min Max
45 ns
Unit
Min Max
20
25
45 ns
20
25
45
ns
20
25
45 ns
10
12
20 ns
3
3
3
ns
3
3
3
ns
8
10
15 ns
0
0
0
ns
8
10
15 ns
0
0
0
ns
20
25
45 ns
10
12
20 ns
0
0
0
ns
8
10
15 ns
20
25
45
ns
15
20
30
ns
15
20
30
ns
8
10
15
ns
0
0
0
ns
15
20
30
ns
0
0
0
ns
0
0
0
ns
8
10
15 ns
3
3
3
ns
15
20
30
ns
Notes
10. WE must be HIGH during SRAM read cycles.
11. Device is continuously selected with CE and OE both LOW.
12. Measured ±200 mV from steady state output voltage.
13. If WE is LOW when CE goes LOW, the output goes into high impedance state.
Document Number: 001-45524 Rev. *A
Page 9 of 20
[+] Feedback