English
Language : 

CS2000-CP_09 Datasheet, PDF (18/36 Pages) Cirrus Logic – Fractional-N Clock Synthesizer & Clock Multiplier
CS2000-CP
Typically, applications in which the PLL_OUT signal creates a new clock domain from which all other sys-
tem clocks and associated data are derived will benefit from the maximum jitter and wander rejection of
the lowest PLL bandwidth setting. See Figure 16.
Wander > 1 Hz
CLK_IN
Jitter
PLL
BW = 1 Hz
PLL_OUT
Wander and Jitter > 1 Hz Rejected
MCLK
MCLK
LRCK
or
Subclocks generated
from new clock domain.
LRCK
SCLK
SCLK
SDATA
D0
D1
SDATA
Figure 16. Low bandwidth and new clock domain
D0
D1
Systems in which some clocks and data are derived from the PLL_OUT signal while other clocks and data
are derived from the CLK_IN signal will often require phase alignment of all the clocks and data in the
system. See Figure 17. If there is substantial wander on the CLK_IN signal in these applications, it may
be necessary to increase the minimum loop bandwidth allowing this wander to pass through to the
CLK_OUT signal in order to maintain phase alignment. For these applications, it is advised to experiment
with the loop bandwidth settings and choose the lowest bandwidth setting that does not produce system
timing errors due to wandering between the clocks and data synchronous to the CLK_IN domain and
those synchronous to the PLL_OUT domain.
Wander < 128 Hz
CLK_IN
Jitter
PLL
PLL_OUT
BW = 128 Hz
Jitter > 128 Hz Rejected
Wander < 128 Hz Passed to Output
MCLK
MCLK
LRCK
or
Subclocks and data re-used
from previous clock domain.
LRCK
SCLK
SCLK
SDATA
D0
D1
SDATA
Figure 17. High bandwidth with CLK_IN domain re-use
D0
D1
It should be noted that manual adjustment of the minimum loop bandwidth is not necessary to acquire
lock; this adjustment is made automatically by the Digital PLL. While acquiring lock, the digital loop band-
width is automatically set to a large value. Once lock is achieved, the digital loop bandwidth will settle to
the minimum value selected by the ClkIn_BW[2:0] bits.
Referenced Control
Register Location
ClkIn_BW[2:0] .......................“Clock Input Bandwidth (ClkIn_BW[2:0])” on page 33
18
DS761F1