English
Language : 

EPM7064STI44-7N Datasheet, PDF (46/66 Pages) Altera Corporation – Programmable Logic Device Family
MAX 7000 Programmable Logic Device Family Data Sheet
Notes to tables:
(1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more
information on switching waveforms.
(2) This minimum pulse width for preset and clear applies for both global clear and array controls. The tLPA parameter
must be added to this minimum width if the clear or reset signal incorporates the tLAD parameter into the signal
path.
(3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This
parameter applies for both global and array clocking.
(4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
(5) The fMAX values represent the highest frequency for pipelined data.
(6) Operating conditions: VCCIO = 3.3 V ± 10% for commercial and industrial use.
(7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices,
these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these
devices, add an additional 0.1 ns to the PIA timing value.
(8) The tLPA parameter must be added to the tLAD, tLAC, tIC, tEN, tSEXP, tACL, and tCPPW parameters for macrocells
running in the low-power mode.
Tables 33 and 34 show the EPM7160S AC operating conditions.
Table 33. EPM7160S External Timing Parameters (Part 1 of 2) Note (1)
Symbol
Parameter
Conditions
Speed Grade
Unit
-6
-7
-10
-15
Min Max Min Max Min Max Min Max
tPD1
tPD2
tSU
tH
tFSU
tFH
tCO1
tCH
tCL
tASU
tAH
tACO1
tACH
tACL
tCPPW
tODH
tCNT
fCNT
Input to non-registered output C1 = 35 pF
6.0
7.5
10.0
15.0 ns
I/O input to non-registered
output
C1 = 35 pF
6.0
7.5
10.0
15.0 ns
Global clock setup time
3.4
4.2
7.0
11.0
ns
Global clock hold time
0.0
0.0
0.0
0.0
ns
Global clock setup time of fast
input
2.5
3.0
3.0
3.0
ns
Global clock hold time of fast
input
0.0
0.0
0.5
0.0
ns
Global clock to output delay C1 = 35 pF
3.9
4.8
5
8 ns
Global clock high time
3.0
3.0
4.0
5.0
ns
Global clock low time
3.0
3.0
4.0
5.0
ns
Array clock setup time
0.9
1.1
2.0
4.0
ns
Array clock hold time
1.7
2.1
3.0
4.0
ns
Array clock to output delay
C1 = 35 pF
6.4
7.9
10.0
15.0 ns
Array clock high time
3.0
3.0
4.0
6.0
ns
Array clock low time
3.0
3.0
4.0
6.0
ns
Minimum pulse width for clear (2)
and preset
2.5
3.0
4.0
6.0
ns
Output data hold time after
C1 = 35 pF (3) 1.0
1.0
1.0
1.0
ns
clock
Minimum global clock period
6.7
8.2
10.0
13.0 ns
Maximum internal global clock (4)
frequency
149.3
122.0
100.0
76.9
MHz
46
Altera Corporation