English
Language : 

EPM9320LC84-15 Datasheet, PDF (18/46 Pages) Altera Corporation – Programmable Logic Device Family
MAX 9000 Programmable Logic Device Family Data Sheet
The output buffer in each IOC has an adjustable output slew rate that can
be configured for low-noise or high-speed performance. A slower slew
rate reduces board-level noise and adds a nominal timing delay to the
output buffer delay (tOD) parameter. The fast slew rate should be used for
speed-critical outputs in systems that are adequately protected against
noise. Designers can specify the slew rate on a pin-by-pin basis during
design entry or assign a default slew rate to all pins on a global basis. The
slew rate control affects both rising and falling edges of the output signals.
Output
Configuration
Table 6. Peripheral Bus Sources
Peripheral Control
Signal
EPM9320
EPM9320A
Source
EPM9400 EPM9480
EPM9560
EPM9560A
OE0/ENA0
OE1/ENA1
OE2/ENA2
OE3/ENA3
OE4/ENA4
OE5
OE6
OE7/CLR1
CLR0/ENA5
Row C
Row E
Row F
Row G
Row B
Row E
Row F
Row F
Row A
Row E
Row E
Row E
Row B
Row B
Row B
Row B
Row A
Row A
Row A
Row A
Row D
Row D
Row D
Row D
Row C
Row C
Row C
Row C
Row B/GOE Row B/GOE Row B/GOE Row B/GOE
Row A/GCLR Row A/GCLR Row A/GCLR Row A/GCLR
CLK0
CLK1
CLK2
CLK3
GCLK1
GCLK2
Row D
Row C
GCLK1
GCLK2
Row D
Row C
GCLK1
GCLK2
Row D
Row C
GCLK1
GCLK2
Row D
Row C
The MAX 9000 device architecture supports the MultiVolt I/O interface
feature, which allows MAX 9000 devices to interface with systems of
differing supply voltages. The 5.0-V devices in all packages can be set for
3.3-V or 5.0-V I/O pin operation. These devices have one set of VCC pins
for internal operation and input buffers (VCCINT), and another set for I/O
output drivers (VCCIO).
The VCCINT pins must always be connected to a 5.0-V power supply.
With a 5.0-V VCCINT level, input voltages are at TTL levels and are
therefore compatible with 3.3-V and 5.0-V inputs.
18
Altera Corporation