English
Language : 

AK4550 Datasheet, PDF (13/15 Pages) Asahi Kasei Microsystems – LOW POWER & SMALL PACKAGE 16BIT CODEC
ASAHI KASEI
[AK4550]
n Layout Pattern Example
AK4550 requires careful attention to power supply and grounding arrangements to optimize performance.
(Please refer to AKD4550 Evaluation Board layout pattern.)
1. VDD pin should be supplied from analog power supply on system, and VSS pin should be connected to analog
ground on system. The AK4550 is placed on the analog ground plane, and near the analog ground and digital
ground split. And analog and digital ground planes should be only connected at one point. The connection point
should be near to the AK4550.
2. VDD pin should be distributed from the point with low impedance of regulator etc.
3. The series resistors are prevent on the clock lines to reduce overshoot and undershoot. To avoid digital noise
coupling to analog circuit in the AK4550, a 10pF ceramic capacitor on MCLK pin is connected with digital ground.
4. 0.1uF ceramic capacitors of VDD-VSS pins and VCOM-VSS pins should be located as close to the AK4550 as
possible. And these lines should be the shortest connection to pins.
4.7u +
0.1u
Rch In
470
+
Lch In
2.2n
470
+
1 VCOM
2 AINR
AOUTR 16
AOUTL 15
Analog Supply
2.3 ∼ 3.6V
2.2n
3 AINL AK4550 PWDA 14
4 VSS
PWAD 13
+
5 VDD Top View SCLK 12
10u 0.1u
6 DEM0
MCLK 11
7 DEM1
LRCK 10
Analog Ground
8 SDTO
SDTI 9
Digital Ground
51
Mode Control
Reset &Power-down
51
51
10P
51
Controller
51
Figure 4. Layout Pattern Example
M0068-E-01
- 13 -
2000/4