English
Language : 

TSI-2 Datasheet, PDF (21/61 Pages) Agere Systems – 2k x 2k Time-Slot Interchanger
Data Sheet, Revision 3
September 21, 2005
TSI-2
2k x 2k Time-Slot Interchanger
FSYNC
t13
t14
CHICLK
RXD
t15
t16
TXD
t17
t18
t19
Note: This figure assumes the device is programmed to sample FSYNC on the rising edge of CHICLK.
Figure 5-4. CHI Interface Timing
Table 5-4. CHI Interface Timing
Parameter
Description
Min
Max
Unit
t13
FSYNC Setup Time to Active CHICLK Edge
t14
FSYNC Hold Time from Active CHICLK Edge
t15
RXD Setup to Active CHICLK Edge
t16
RXD Hold Time from Active CHICLK Edge
t17
TXD High Z to Data Valid
t18
TXD Propagation Delay from Active CHICLK Edge
t19
Transmit Data High Impedance*
10
—
ns
5
—
ns
10
—
ns
5
—
ns
—
15
ns
2
12
ns
—
15
ns
* Applies if Driver_Enable_Control = 01. For Driver_Enable_Control = 11 refer to Figure 5-15, CHI 3-State Output Control on page 27.
All timing specifications apply under the following conditions:
„ If FS is active-low.
„ If the falling edge of CHICLK is specified as the active edge.
„ At all RXD and TXD rates (16.384 Mbits/s, 8.192 Mbits/s, 4.096 Mbits/s, or 2.048 Mbits/s) with a CHICLK frequency of
16.384 MHz or 8.192 MHz.
Agere Systems Inc.
21