English
Language : 

AD9520-2 Datasheet, PDF (65/84 Pages) Analog Devices – 12 LVPECL/24 CMOS Output Clock Generator with Integrated 2.2 GHz VCO
Addr
(Hex)
A05
A06
A07
A08
A09
A0A
A0B
A0C
A0D
A0E
A0F
A10
A11
A12
A13
A14
A15
A16
A17
to
AFF
Parameter
EEPROM
Buffer Segment
Register 6
EEPROM
Buffer Segment
Register 7
EEPROM
Buffer Segment
Register 8
EEPROM
Buffer Segment
Register 9
EEPROM
Buffer Segment
Register 10
EEPROM
Buffer Segment
Register 11
EEPROM
Buffer Segment
Register 12
EEPROM
Buffer Segment
Register 13
EEPROM
Buffer Segment
Register 14
EEPROM
Buffer Segment
Register 15
EEPROM
Buffer Segment
Register 16
EEPROM
Buffer Segment
Register 17
EEPROM
Buffer Segment
Register 18
EEPROM
Buffer Segment
Register 19
EEPROM
Buffer Segment
Register 20
EEPROM
Buffer Segment
Register 21
EEPROM
Buffer Segment
Register 22
EEPROM
Buffer Segment
Register 23
AD9520-2
Bit 7 (MSB)
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0 (LSB)
EEPROM Buffer Segment Register 6 (default: Bits[7:0] of starting register address for Group 2)
Default
Value
(Hex)
04
0
EEPROM Buffer Segment Register 7 (default: number of bytes for Group 3)
0E
EEPROM Buffer Segment Register 8 (default: Bits[15:8] of starting register address for Group 3)
00
EEPROM Buffer Segment Register 9 (default: Bits[7:0] of starting register address for Group 3)
10
0
EEPROM Buffer Segment Register 10 (default: number of bytes for Group 4)
0E
EEPROM Buffer Segment Register 11 (default: Bits[15:8] of starting register address for Group 4)
00
EEPROM Buffer Segment Register 12 (default: Bits[7:0] of starting register address for Group 4)
F0
0
EEPROM Buffer Segment Register 13 (default: number of bytes for Group 5)
0B
EEPROM Buffer Segment Register 14 (default: Bits[15:8] of starting register address for Group 5)
01
EEPROM Buffer Segment Register 15 (default: Bits[7:0] of starting register address for Group 5)
90
0
EEPROM Buffer Segment Register 16 (default: number of bytes for Group 6)
01
EEPROM Buffer Segment Register 17 (default: Bits[15:8] of starting register address for Group 6)
01
EEPROM Buffer Segment Register 18 (default: Bits[7:0] of starting register address for Group 6)
E0
0
EEPROM Buffer Segment Register 19 (default: number of bytes for Group 7)
01
EEPROM Buffer Segment Register 20 (default: Bits[15:8] of starting register address for Group 7)
02
EEPROM Buffer Segment Register 21 (default: Bits[7:0] of starting register address for Group 7)
30
EEPROM Buffer Segment Register 22 (default: IO_UPDATE from EEPROM)
80
EEPROM Buffer Segment Register 23 (default: end of data)
FF
Unused
00
Rev. 0 | Page 65 of 84