English
Language : 

MT90869 Datasheet, PDF (1/76 Pages) Zarlink Semiconductor Inc – Flexible 16K Digital Switch (F16kDX)
MT90869
Flexible 16K Digital Switch (F16kDX)
Data Sheet
Features
• 16,384-channel x 16,384-channel non-blocking
unidirectional switching.The Backplane and
Local inputs and outputs can be combined to
form a non-blocking switching matrix with 64
stream inputs and 64 stream outputs.
• 8,192-channel x 8,192-channel non-blocking
Backplane to Local stream switch.
• 8,192-channel x 8,192-channel non-blocking
Local to Backplane stream switch.
• 8,192-channel x 8,192-channel non-blocking
Backplane input to Backplane output switch.
• 8,192-channel x 8,192-channel non-blocking
Local input to Local output stream switch.
• Rate conversion on all data paths, Backplane to
Local, Local to Backplane, Backplane to
Backplane and Local to Local streams.
• Backplane port accepts 32 ST-BUS streams
with data rates of 2.048Mb/s, 4.096Mb/s,
8.192Mb/s or 16.384Mb/s in any combination,
or a fixed allocation of 16 streams at
32.768Mb/s.
• Local port accepts 32 ST-BUS streams with
data rates of 2.048Mb/s, 4.096Mb/s, 8.192Mb/s
December 2002
Ordering Information
MT90869AG 272 Ball - PBGA
-40 to +85oC
or 16.384Mb/s, in any combination.
• Per-stream channel and bit delay for Local input
streams.
• Per-stream channel and bit delay for Backplane
input streams.
• Per-stream advancement for Local output
streams.
• Per-stream advancement for Backplane output
streams.
• Constant throughput delay for frame integrity.
• Per-channel high impedance output control for
Local and Backplane streams.
• Per-channel driven-high output control for local
and backplane streams.
• High impedance-control outputs for external
drivers on backplane and local port.
VDD_IO VDD_CORE VSS (GND)
RESET
ODE
BSTi0-31
BSTo0-31
BCST0-3
BORS
FP8i
C8i
Backplane
Interface
Backplane Data Memories
(8,192 channels)
Backplane
Connection Memory
(8,192 locations)
Local
Connection Memory
(8,192 locations)
Local
Interface
Local
Interface
Backplane
Timing Unit
PLL
Local Data Memories
(8,192 channels)
Microprocessor Interface
and Internal Registers
Local
Timing
Unit
Test Port
LSTi0-31
LSTo0-31
LCST0-3
LORS
FP8o
FP16o
C8o
C16o
VDD_PLL
DS CS R/W A14-A0 DTA D15-D0 TMS TDi TDo TCK TRST
Figure 1 - MT90869 Functional Block Diagram
Zarlink Semiconductor Inc.
1