English
Language : 

DS205 Datasheet, PDF (1/12 Pages) Xilinx, Inc – LogiCORE IP 64-Bit
DS205 October 16, 2012
LogiCORE IP 64-Bit
Initiator/Target v3 & v4 for PCI
Product Specification v3.167 & v4.18
Features
• Fully compatible 64-bit, 66/33 MHz LogiCORE™
IP Initiator/Target core for PCI™
• Customizable, programmable, single-chip solution
• Pre-defined implementation for predictable timing
• Incorporates Xilinx Smart-IP technology
• 3.3V operation at 0–66 MHz
• 5.0V operation at 0–33 MHz
• Fully verified design tested with Xilinx proprietary
test bench and hardware
• Delivered through Xilinx® CORE Generator™ tool
and Vivado™ IP Catalog
• CardBus compliant
• Supported initiator functions:
• Configuration read, configuration write
• Memory read, memory write, MRM, MRL
• Interrupt acknowledge, special cycles
• I/O read, I/O write
• Supported target functions:
• Type 0 configuration space header
• Up to three base address registers (MEM or
I/O with adjustable block size from 16 bytes to
2 GB)
• Medium decode speed
• Parity generation, parity error detection
• Configuration read, configuration write
• Memory read, memory write, MRM, MRL
• Interrupt acknowledge
• I/O read, I/O write
• Target abort, target retry, target disconnect
LogiCORE IP Facts
Core Specifics
Supported Device
Family (1)
Resource
Utilization (2)
v4 Core
LUTs
565
Slice Flip-Flops
404
IOB Flip-Flops
94
IOBs
94
GCLK (3)
2
Provided with Core
See Table 1.
v3 Core
724
732
176
89
1
Documentation
Product Specification v3 & v4
Getting Started Guide v3
User Guide v4
User Guide v3
Design File Formats
ISE: VHDL/Verilog Simulation Model
ISE: NGC Netlist (v4 core only)
ISE: NGO Netlist (v3 core only)
Vivado: Encrypted RTL
Constraints File
ISE: UCF
Vivado: XDC
Test Bench
VHDL/Verilog Example Test Bench
Instantiation Template
VHDL/Verilog Wrapper
Example Designs
VHDL/Verilog Example Design
Tested Design Flows(4)
Design Entry
ISE® Design Suite v14.3
Vivado Design Suite v2012.3(5)
Simulation
Mentor Graphics ModelSim
Cadence Incisive Enterprise
Simulator (IES)
Synthesis
Xilinx XST
Vivado Synthesis
Support
Provided by Xilinx @ www.xilinx.com/support
1. For a complete listing of supported devices, see the release notes
for this core.
2. Resource utilization depends on core configuration and design
requirements. Unused resources are trimmed by the Xilinx
technology mapper. Utilization figures reported represent a
maximum configuration.
3. Designs running at 66 MHz in Virtex®-4 and Virtex-5 FPGA imple-
mentations require additional BUFG for 200 MHz reference clock.
4. For the supported versions of the tools, see the Xilinx Design
Tools: Release Notes Guide.
5. Supports 7 series devices only.
© Copyright 2010–2012 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are
trademarks of Xilinx in the United States and other countries. PCI, PCI Express, PCIe, and PCI-X are trademarks of PCI-SIG. All other trademarks are the property
of their respective owners.
DS205 October 16, 2012
www.xilinx.com
1
Product Specification v3.167 & v4.18