English
Language : 

X5163 Datasheet, PDF (2/21 Pages) Xicor Inc. – CPU Supervisor with 16Kbit SPI EEPROM
X5163/X5165 – Preliminary Information
PIN DESCRIPTION
Pin
Pin
(SOIC/PDIP) TSSOP
1
1
2
2
3
6
4
7
5
8
6
9
7
13
8
14
3-5,10-
12
Name
CS/WDI
SO
WP
VSS
SI
SCK
RESET/
RESET
VCC
NC
Function
Chip Select Input. CS HIGH, deselects the device and the SO output pin is at
a high impedance state. Unless a nonvolatile write cycle is underway, the device
will be in the standby power mode. CS LOW enables the device, placing it in the
active power mode. Prior to the start of any operation after power up, a HIGH to
LOW transition on CS is required
Watchdog Input. A HIGH to LOW transition on the WDI pin restarts the Watch-
dog timer. The absence of a HIGH to LOW transition within the watchdog time
out period results in RESET/RESET going active.
Serial Output. SO is a push/pull serial data output pin. A read cycle shifts data out
on this pin. The falling edge of the serial clock (SCK) clocks the data out.
Write Protect. The WP pin works in conjunction with a nonvolatile WPEN bit to
“lock” the setting of the Watchdog Timer control and the memory write protect bits.
Ground
Serial Input. SI is a serial data input pin. Input all opcodes, byte addresses, and
memory data on this pin. The rising edge of the serial clock (SCK) latches the input
data. Send all opcodes (Table 1), addresses and data MSB first.
Serial Clock. The Serial Clock controls the serial bus timing for data input and out-
put. The rising edge of SCK latches in the opcode, address, or data bits present on
the SI pin. The falling edge of SCK changes the data output on the SO pin.
Reset Output. RESET/RESET is an active LOW/HIGH, open drain output which
goes active whenever VCC falls below the minimum VCC sense level. It will remain
active until VCC rises above the minimum VCC sense level for 200ms. RESET/
RESET goes active if the Watchdog Timer is enabled and CS remains either
HIGH or LOW longer than the selectable Watchdog time out period. A falling
edge of CS will reset the Watchdog Timer. RESET/RESET goes active on power
up at 1V and remains active for 200ms after the power supply stabilizes.
Supply Voltage
No internal connections
PIN CONFIGURATION
CS/WDI
SO
WP
VSS
8-Lead SOIC/PDIP
1
8
2
7
3 X5163/65 6
4
5
VCC
RESET/RESET
SCK
SI
CS/WDI
SO
NC
NC
NC
WP
VSS
14-Lead TSSOP
1
14
2
13
3
12
X5163/65
4
11
5
10
6
9
7
8
VCC
RESET/RESET
NC
NC
NC
SCK
SI
REV 1.1 3/5/01
www.xicor.com
Characteristics subject to change without notice. 2 of 21