English
Language : 

X25643 Datasheet, PDF (2/16 Pages) Xicor Inc. – Programmable Watchdog Timer & V CC Supervisory Circuit w/Serial E 2 PROM
X25643/45
X25323/25
X25163/65
PIN DESCRIPTIONS
Serial Output (SO)
SO is a push/pull serial data output pin. During a read
cycle, data is shifted out on this pin. Data is clocked out by
the falling edge of the serial clock.
Serial Input (SI)
SI is a serial data input pin. All opcodes, byte addresses,
and data to be written to the memory are input on this pin.
Data is latched by the rising edge of the serial clock.
Serial Clock (SCK)
The Serial Clock controls the serial bus timing for data
input and output. Opcodes, addresses, or data present on
the SI pin are latched on the rising edge of the clock input,
while data on the SO pin change after the falling edge of
the clock input.
Chip Select (CS)
When CS is HIGH, the device is deselected and the SO
output pin is at high impedance and unless a nonvolatile
write cycle is underway, the device will be in the standby
power mode. CS LOW enables the device, placing it in
the active power mode. It should be noted that after
power-up, a HIGH to LOW transition on CS is required
prior to the start of any operation.
Write Protect (WP)
When WP is low and the nonvolatile bit WPEN is “1”,
nonvolatile writes to the device’s Status Register are
disabled, but the part otherwise functions normally. When
WP is held high, all functions, including nonvolatile writes
to the Status Register operate normally. If an internal
Status Register Write Cycle has already been initiated,
WP going low while WPEN is a “1” will have no effect on
this write. Subsequent write attempts to the Status
Register under these conditions will be disabled.
PIN CONFIGURATION
NC
CS
CS
0.345” SO
WP
VSS
NC
14-LEAD SOIC
1
14
2
13
3
12
X25643/45
4
11
5
10
6
9
7
8
0.244”
Not to Scale
NC
V CC
V CC
RESET/RESET
SCK
SI
NC
CS
SO
0.197” WP
VSS
8-LEAD SOIC
1
8
2 X25323/25 7
X25163/65
3
6
4
5
0.244”
V CC
RESET/RESET
SCK
SI
14-LEAD TSSOP
CS
SO
NC
0.200” NC
NC
WP
VSS
1
14
2
13
3 X25323/25 12
4 X25163/65 11
5
10
6
9
7
8
0.177”
V CC
RESET/RESET
NC
NC
NC
SCK
SI
7036 FRM 02
The WP pin function is blocked when the WPEN bit in the
Status Register is “0”. This allows the user to install the
device in a system with WP pin grounded and still be able
to program the Status Register. The WP pin functions will
be enabled when the WPEN bit is set to a “1”.
Reset (RESET/RESET)
RESET/RESET is an active LOW/HIGH, open drain out-
put which goes active whenever Vcc falls below the mini-
mum Vcc sense level. It will remain active until Vcc rises
above the minimum Vcc sense level for 200ms. RESET/
RESET will also go active if the Watchdog Timer is
enabled and CS remains either HIGH or LOW longer than
the selectable Watchdog time-out period. A falling edge of
CS will reset the Watchdog Timer.
PIN NAMES
Symbol
CS
SO
SI
SCK
WP
VSS
VCC
RESET/RESET
Description
Chip Select Input
Serial Output
Serial Input
Serial Clock Input
Program Protect Input
Ground
Supply Voltage
Reset Output
7036 FRM T01
2