|
W9751G6KB Datasheet, PDF (58/87 Pages) Winbond – 8M 4 BANKS 16 BIT DDR2 SDRAM | |||
|
◁ |
CLK
CLK
VDDQ
tIS
tIH
VIH(ac)min
VIH(dc)min
DC to VREF
region
VREF(dc)
VIL(dc)max
nominal
slew rate
VIL(ac)max
W9751G6KB
tIS
tIH
nominal
slew rate
DC to VREF
region
VSS
ÎTR
ÎTF
Hold Slew Rate VREF(dc) - VIL(dc)max
Rising Signal =
ÎTR
Hold Slew Rate VIH(dc)min - VREF(dc)
Falling Signal =
ÎTF
Figure 22 â Illustration of nominal slew rate for tIH
- 58 -
Publication Release Date: Dec. 09, 2011
Revision A01
|
▷ |