English
Language : 

RM48L940 Datasheet, PDF (52/152 Pages) Texas Instruments – RM48Lx40 16/32-Bit RISC Flash Microcontroller
RM48L940
RM48L740
RM48L540
SPNS175 – SEPTEMBER 2011
www.ti.com
4.4 Warm Reset (nRST)
This is a bidirectional reset signal. The internal circuitry drives the signal low on detecting any device reset
condition. An external circuit can assert a device reset by forcing the signal low. On this terminal, the
output buffer is implemented as an open drain (drives low only). To ensure an external reset is not
arbitrarily generated, TI recommends that an external pullup resistor is connected to this terminal.
This terminal has a glitch filter. It also has an internal pullup
4.4.1 Causes of Warm Reset
Table 4-5. Causes of Warm Reset
DEVICE EVENT
Power-Up Reset
Oscillator fail
PLL slip
Watchdog exception / Debugger reset
CPU Reset (driven by the CPU STC)
Software Reset
External Reset
SYSTEM STATUS FLAG
Exception Status Register, bit 15
Global Status Register, bit 0
Global Status Register, bits 8 and 9
Exception Status Register, bit 13
Exception Status Register, bit 5
Exception Status Register, bit 4
Exception Status Register, bit 3
4.4.2 nRST Timing Requirements
Table 4-6. nRST Timing Requirements(1)
tv(RST)
tf(nRST)
PARAMETER
Valid time, nRST active after
nPORRST inactive
Valid time, nRST active (all other
System reset conditions)
Filter time nRST pin;
MIN
1180 tc(OSC) + 1048tc(OSC)
8tc(VCLK)
500
MAX
2000
UNIT
ns
ns
pulses less than MIN will be
filtered out, pulses greater than
MAX will generate a reset
(1) Specified values do NOT include rise/fall times. For rise and fall timings, see the switching characteristics for output timings versus load
capacitance table.
52
System Information and Electrical Specifications
Copyright © 2011, Texas Instruments Incorporated
Submit Documentation Feedback
focus.ti.com: RM48L940 RM48L740 RM48L540