English
Language : 

TMS320VC5503_15 Datasheet, PDF (104/126 Pages) Texas Instruments – Fixed-Point Digital Signal Processor
Electrical Specifications
Table 5−29. McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 0)†‡
CVDD = 1.2 V
CVDD = 1.35 V
CVDD = 1.6 V
NO.
MASTER
SLAVE
MASTER
SLAVE
MIN MAX
MIN MAX MIN MAX
MIN MAX
MC33 tsu(DRV-CKXH)
Setup time, DR valid before
CLKX high
15
3 − 6P
10
3 − 6P
MC34
th(CKXH-DRV)
Hold time, DR valid after CLKX
high
0
3 + 6P
0
3 + 6P
MC25
tsu(FXL-CKXH)
Setup time, FSX low before
CLKX high
5
5
MC26 tc(CKX)
Cycle time, CLKX
2P
16P
2P
16P
† For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1.
‡ P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns.
UNIT
ns
ns
ns
ns
Table 5−30. McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 11b, CLKXP = 0)†‡
NO.
PARAMETER
CVDD = 1.2 V
CVDD = 1.35 V
MASTER§
SLAVE
CVDD = 1.6 V
MASTER§
SLAVE
UNIT
MIN MAX
MIN MAX
MIN MAX
MIN MAX
MC27 td(CKXL-FXL)
Delay time, CLKX low to
FSX low¶
C−5
C+5
C−4 C+4
ns
MC28 td(FXL-CKXH)
Delay time, FSX low to
CLKX high#
T−5
T+5
T−4 T+4
ns
MC35 td(CKXL-DXV)
Delay time, CLKX low to
DX valid
−4
6 3P + 3 5P + 15
−3
3 3P + 3 5P + 8 ns
Disable time, DX high-
MC30
tdis(CKXL-DXHZ)
impedance following
last data bit from CLKX
−4
low
4 3P + 4 3P + 19
−3
1 3P + 3 3P + 12 ns
MC32 td(FXL-DXV)
Delay time, FSX low to
DX valid
D−4
D + 4 3P + 4 3P + 18
D−3
D + 3 3P + 4 3P + 10 ns
† For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1.
‡ P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns.
§ T = CLKX period = (1 + CLKGDV) * P
C = CLKX low pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2) * P when CLKGDV is even
D = CLKX high pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2 + 1) * P when CLKGDV is even
¶ FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX
and FSR is inverted before being used internally.
CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP
CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP
# FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock
(CLKX).
104 SPRS245J
April 2004 − Revised January 2008