English
Language : 

CD74HC86 Datasheet, PDF (4/6 Pages) Texas Instruments – High Speed CMOS Logic Quad 2-Input EXCLUSIVE OR Gate
CD74HC86, CD74HCT86
DC Electrical Specifications (Continued)
TEST
CONDITIONS
25oC
-40oC TO +85oC
PARAMETER
HCT TYPES
SYMBOL VI (V) IO (mA) VCC (V) MIN TYP MAX MIN
MAX
High Level Input
Voltage
VIH
-
-
4.5 to 2
-
-
2
-
5.5
Low Level Input
Voltage
VIL
-
-
4.5 to -
- 0.8
-
0.8
5.5
High Level Output
Voltage
CMOS Loads
VOH
VIH or -0.02
4.5
4.4
-
-
4.4
-
VIL
High Level Output
Voltage
TTL Loads
-4
4.5 3.98 -
-
3.84
-
Low Level Output
Voltage
CMOS Loads
VOL
VIH or -0.02
4.5
-
- 0.1
-
0.1
VIL
Low Level Output
Voltage
TTL Loads
4
4.5
-
- 0.26
-
0.33
Input Leakage
Current
II
VCC
0
5.5
-
and
GND
±0.1
-
±1
Quiescent Device
Current
ICC
VCC or
0
5.5
-
-
2
-
20
GND
Additional Quiescent
∆ICC
VCC
-
4.5 to - 100 360
-
450
Device Current Per
-2.1
5.5
Input Pin: 1 Unit Load
(Note 2)
NOTE:
2. For dual-supply systems theorectical worst case (VI = 2.4V, VCC = 5.5V) specification is 1.8mA.
HCT Input Loading Table
-55oC TO 125oC
MIN MAX UNITS
2
-
V
-
0.8
V
4.4
-
V
3.7
-
V
-
0.1
V
-
0.4
V
-
±1
µA
-
40
µA
-
490
µA
INPUT
UNIT LOADS
All
1
NOTE: Unit Load is
Specifications table,
∆e.IgC.C3l6im0µitAspmeacxifieadt 2in5oDCC.
Electrical
Switching Specifications Input tr, tf = 6ns
PARAMETER
TEST
VCC
25oC
-40oC TO 85oC -55oC TO 125oC
SYMBOL CONDITIONS (V) MIN TYP MAX MIN MAX MIN MAX UNITS
HC TYPES
Propagation Delay,Input to
Output (Figure 1)
tPLH, tPHL CL = 50pF
2
-
- 120
-
150
-
180
ns
4.5 -
-
24
-
30
-
36
ns
6
-
- 20
-
26
-
31
ns
Propagation Delay, Data Input to tPLH, tPHL CL = 15pF
5
-9
-
-
-
-
-
ns
Output Y
Transition Times (Figure 1)
tTLH, tTHL CL = 50pF
2
-
- 75
-
95
-
110
ns
4.5 -
-
15
-
19
-
22
ns
6
-
- 13
-
16
-
19
ns
4