English
Language : 

CD54HC259_07 Datasheet, PDF (4/16 Pages) Texas Instruments – High-Speed CMOS Logic 8-Bit Addressable Latch
CD54HC259, CD74HC259, CD54HCT259, CD74HCT259
DC Electrical Specifications (Continued)
PARAMETER
Quiescent Device
Current
SYMBOL
ICC
TEST
CONDITIONS
VI (V)
VCC or
GND
IO (mA)
0
VCC
(V)
6
25oC
-40oC TO 85oC -55oC TO 125oC
MIN TYP MAX MIN MAX MIN MAX UNITS
-
-
8
-
80
-
160
µA
HCT TYPES
High Level Input
Voltage
VIH
-
-
4.5 to
2
-
-
2
-
2
-
V
5.5
Low Level Input
Voltage
VIL
-
-
4.5 to
-
-
0.8
-
0.8
-
0.8
V
5.5
High Level Output
VOH VIH or VIL -0.02
4.5
4.4
-
-
4.4
-
4.4
-
V
Voltage
CMOS Loads
High Level Output
Voltage
TTL Loads
-4
4.5
3.98
-
-
3.84
-
3.7
-
V
Low Level Output
Voltage
CMOS Loads
VOL VIH or VIL 0.02
4.5
-
-
0.1
-
0.1
-
0.1
V
Low Level Output
Voltage
TTL Loads
4
4.5
-
-
0.26
-
0.33
-
0.4
V
Input Leakage
Current
II
VCC and
0
GND
5.5
-
±0.1
-
±1
-
±1
µA
Quiescent Device
Current
ICC
VCC or
0
GND
5.5
-
-
8
-
80
-
160
µA
Additional Quiescent
Device Current Per
Input Pin: 1 Unit Load
∆ICC
(Note 2)
VCC
-2.1
-
4.5 to
-
100 360
-
450
-
490
µA
5.5
NOTE:
2. For dual-supply systems theoretical worst case (VI = 2.4V, VCC = 5.5V) specification is 1.8mA.
HCT Input Loading Table
INPUT
UNIT LOADS
A0 - A2, LE
1.5
D
1.2
MR
0.75
NOTE:
360µA
mUanxitaLto2a5doiCs.∆ICC
limit
specified
in
DC
Electrical
Table,
e.g.,
Prerequisite for Switching Specifications
PARAMETER
HC TYPES
Pulse Width
LE
SYMBOL VCC (V) MIN
tWL
2
70
4.5
14
6
12
25oC
TYP
-
-
-
MAX
-
-
-
-40oC TO 85oC
MIN TYP MAX
90
-
-
18
-
-
15
-
-
-55oC TO 125oC
MIN TYP MAX UNITS
105
-
21
-
18
-
-
ns
-
ns
-
ns
4