English
Language : 

CC2400RSUR Datasheet, PDF (22/84 Pages) Texas Instruments – 2.4 GHz Low-Power RF Transceiver
CC2400
tps
tsp
tch
tcl
tsd
thd
tns
SCLK:
CSn:
Write to register:
SI
0
A6 A5 A4 A3 A2 A1 A0 X DW15 DW14 DW13 DW12 DW11 DW10 DW9 DW8 X DW7 DW6 DW5 DW4 DW3 DW2 DW1 DW0
X
SO
S7 S6 S5 S4 S3 S2 S1 S0
X
Read from register:
SI
1 A6 A5 A4 A3 A2 A1 A0
X
SO
S7 S6 S5 S4 S3 S2 S1 S0
DR15 DR14 DR13 DR12 DR11 DR10 DR9 DR8
DR7
DR6 DR5 DR4 DR3 DR2 DR1 DR0 DR15
Figure 6. SPI timing diagram
CSn:
Command strobe:
Read or write a whole register (16 bit):
Read or write 8 MSB of a register:
Read or write a whole register continuously:
Read or write n bytes from/to RF FIFO:
ADDR
ADDR
ADDR
ADDR
ADDRFIFO
DATA8MSB
DATA8MSB
DATA8MSB
DATAbyte0
DATA8LSB
DATA8LSB
DATAbyte1
DATA8MSB
DATAbyte2
DATA8LSB
DATAbyte3
... DATA8MSB DATA8LSB
... DATAbyte n-2 DATAbyte n-1
Figure 7. Configuration registers write and read operations via SPI
Parameter Symbol Min Max Units
Conditions
SCLK, clock
frequency
SCLK low
pulse
duration
SCLK high
pulse
duration
CSn setup
time
CSn hold
time 1
CSn hold
time 2
SI setup time
SI hold time
Rise time
fSCLK
tcl,min
tch,min
tsp
tns
tps
tsd
thd
trise
20
25
25
25
25
300
25
25
100
MHz
ns
The minimum time SCLK must be low.
ns
The minimum time SCLK must be high.
ns
The minimum time CSn must be low before
positive edge of SCLK.
ns
The minimum time CSn must be held low after the
last negative edge of SCLK.
ns
In buffered mode: The minimum time CSn must be
held low after the last positive edge of SCLK. This
only applies to FIFO accesses.
ns
The minimum time data on SI must be ready
before the positive edge of SCLK.
ns
The minimum time data must be held at SI, after
the positive edge of SCLK.
ns
The maximum rise time for SCLK and CSN
Fall time
tfall
100
ns
The maximum fall time for SCLK and CSn
Note: The set-up- and hold-times refer to 50% of VDD.
Table 12. SPI timing specification
SWRS042A
Page 22 of 83