English
Language : 

SST49LF030A Datasheet, PDF (21/49 Pages) Silicon Storage Technology, Inc – 3 Mbit LPC Flash
3 Mbit LPC Flash
SST49LF030A
EOL Product Data Sheet
CE#
LCLK
LFRAME#
LAD[3:0]
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
Memory
1st Start
Write
Cycle
Address1
Data
TAR
Sync
0000b 011Xb A[31:28] A[27:24] A[23:20] A[19:16] 0101b 0101b 0101b 0101b 1010b 1010b 1111b Tri-State 0000b
TAR
1 Clock 1 Clock
Load Address "YYYY 5555H" in 8 Clocks
Load Data "AAH" in 2 Clocks 2 Clocks
Write the 1st command to the device in LPC mode.
1 Clock
Start next
Command
1 Clock
CE#
LCLK
LFRAME#
LAD[3:0]
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
Memory
2nd Start
Write
Cycle
Address1
Data
TAR
Sync
0000b 011Xb A[31:28] A[27:24] A[23:20] A[19:16] 0101b 0101b 0101b 0101b 1010b 1010b 1111b Tri-State 0000b
TAR
1 Clock 1 Clock
Load Address "YYYY 2AAAH" in 8 Clocks
Load Data "55H" in 2 Clocks 2 Clocks
Write the 2nd command to the device in LPC mode.
1 Clock
Start next
Command
1 Clock
CE#
LCLK
LFRAME#
LAD[3:0]
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
Memory
3rd Start
Write
Cycle
Address1
Data
TAR
Sync
0000b 011Xb A[31:28] A[27:24] A[23:20] A[19:16] 0101b 0101b 0101b 0101b 1010b 1010b 1111b Tri-State 0000b
TAR
1 Clock 1 Clock
Load Address "YYYY 5555H" in 8 Clocks
Load Data "A0H" in 2 Clocks 2 Clocks
Write the 3rd command to the device in LPC mode.
1 Clock
Start next
Command
1 Clock
CE#
LCLK
LFRAME#
LAD[3:0]
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
Memory
4th Start
Write
Cycle
Address1
Data
TAR
Sync
0000b 011Xb A[31:28] A[27:24] A[23:20] A[19:16] A[15:12] A[11:8] A[7:4] A[3:0] D[3:0] D[7:4] 1111b Tri-State 0000b
1 Clock 1 Clock
Load Address in 8 Clocks
Load Data in 2 Clocks 2 Clocks
Write the 4th command (target locations to be programmed) to the device in LPC mode.
1 Clock
Internal
program start
TAR
Internal
program start
1234 F06.1
Note: 1. Address must be within memory address range specified in Table 4.
FIGURE 7: Program Command Sequence (LPC Mode)
©2005 Silicon Storage Technology, Inc.
21
S71234-03-EOL
5/06